1 /* 2 * Copyright 2019 Advanced Micro Devices, Inc. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the "Software"), 6 * to deal in the Software without restriction, including without limitation 7 * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8 * and/or sell copies of the Software, and to permit persons to whom the 9 * Software is furnished to do so, subject to the following conditions: 10 * 11 * The above copyright notice and this permission notice shall be included in 12 * all copies or substantial portions of the Software. 13 * 14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20 * OTHER DEALINGS IN THE SOFTWARE. 21 * 22 */ 23 #ifndef __SMU_V11_0_H__ 24 #define __SMU_V11_0_H__ 25 26 #include "amdgpu_smu.h" 27 28 #define SMU11_DRIVER_IF_VERSION_INV 0xFFFFFFFF 29 #define SMU11_DRIVER_IF_VERSION_ARCT 0x17 30 #define SMU11_DRIVER_IF_VERSION_NV10 0x37 31 #define SMU11_DRIVER_IF_VERSION_NV12 0x38 32 #define SMU11_DRIVER_IF_VERSION_NV14 0x38 33 #define SMU11_DRIVER_IF_VERSION_Sienna_Cichlid 0x40 34 #define SMU11_DRIVER_IF_VERSION_Navy_Flounder 0xE 35 #define SMU11_DRIVER_IF_VERSION_VANGOGH 0x03 36 #define SMU11_DRIVER_IF_VERSION_Dimgrey_Cavefish 0xF 37 #define SMU11_DRIVER_IF_VERSION_Beige_Goby 0xD 38 #define SMU11_DRIVER_IF_VERSION_Cyan_Skillfish 0x8 39 40 /* MP Apertures */ 41 #define MP0_Public 0x03800000 42 #define MP0_SRAM 0x03900000 43 #define MP1_Public 0x03b00000 44 #define MP1_SRAM 0x03c00004 45 46 /* address block */ 47 #define smnMP1_FIRMWARE_FLAGS 0x3010024 48 #define smnMP0_FW_INTF 0x30101c0 49 #define smnMP1_PUB_CTRL 0x3010b14 50 51 #define TEMP_RANGE_MIN (0) 52 #define TEMP_RANGE_MAX (80 * 1000) 53 54 #define SMU11_TOOL_SIZE 0x19000 55 56 #define MAX_DPM_LEVELS 16 57 #define MAX_PCIE_CONF 2 58 59 #define CTF_OFFSET_EDGE 5 60 #define CTF_OFFSET_HOTSPOT 5 61 #define CTF_OFFSET_MEM 5 62 63 #define LINK_WIDTH_MAX 6 64 #define LINK_SPEED_MAX 3 65 66 static const __maybe_unused uint16_t link_width[] = {0, 1, 2, 4, 8, 12, 16}; 67 static const __maybe_unused uint16_t link_speed[] = {25, 50, 80, 160}; 68 69 static const 70 struct smu_temperature_range __maybe_unused smu11_thermal_policy[] = 71 { 72 {-273150, 99000, 99000, -273150, 99000, 99000, -273150, 99000, 99000}, 73 { 120000, 120000, 120000, 120000, 120000, 120000, 120000, 120000, 120000}, 74 }; 75 76 struct smu_11_0_max_sustainable_clocks { 77 uint32_t display_clock; 78 uint32_t phy_clock; 79 uint32_t pixel_clock; 80 uint32_t uclock; 81 uint32_t dcef_clock; 82 uint32_t soc_clock; 83 }; 84 85 struct smu_11_0_dpm_clk_level { 86 bool enabled; 87 uint32_t value; 88 }; 89 90 struct smu_11_0_dpm_table { 91 uint32_t min; /* MHz */ 92 uint32_t max; /* MHz */ 93 uint32_t count; 94 bool is_fine_grained; 95 struct smu_11_0_dpm_clk_level dpm_levels[MAX_DPM_LEVELS]; 96 }; 97 98 struct smu_11_0_pcie_table { 99 uint8_t pcie_gen[MAX_PCIE_CONF]; 100 uint8_t pcie_lane[MAX_PCIE_CONF]; 101 }; 102 103 struct smu_11_0_dpm_tables { 104 struct smu_11_0_dpm_table soc_table; 105 struct smu_11_0_dpm_table gfx_table; 106 struct smu_11_0_dpm_table uclk_table; 107 struct smu_11_0_dpm_table eclk_table; 108 struct smu_11_0_dpm_table vclk_table; 109 struct smu_11_0_dpm_table vclk1_table; 110 struct smu_11_0_dpm_table dclk_table; 111 struct smu_11_0_dpm_table dclk1_table; 112 struct smu_11_0_dpm_table dcef_table; 113 struct smu_11_0_dpm_table pixel_table; 114 struct smu_11_0_dpm_table display_table; 115 struct smu_11_0_dpm_table phy_table; 116 struct smu_11_0_dpm_table fclk_table; 117 struct smu_11_0_pcie_table pcie_table; 118 }; 119 120 struct smu_11_0_dpm_context { 121 struct smu_11_0_dpm_tables dpm_tables; 122 uint32_t workload_policy_mask; 123 uint32_t dcef_min_ds_clk; 124 }; 125 126 enum smu_11_0_power_state { 127 SMU_11_0_POWER_STATE__D0 = 0, 128 SMU_11_0_POWER_STATE__D1, 129 SMU_11_0_POWER_STATE__D3, /* Sleep*/ 130 SMU_11_0_POWER_STATE__D4, /* Hibernate*/ 131 SMU_11_0_POWER_STATE__D5, /* Power off*/ 132 }; 133 134 struct smu_11_0_power_context { 135 uint32_t power_source; 136 uint8_t in_power_limit_boost_mode; 137 enum smu_11_0_power_state power_state; 138 }; 139 140 struct smu_11_5_power_context { 141 uint32_t power_source; 142 uint8_t in_power_limit_boost_mode; 143 enum smu_11_0_power_state power_state; 144 145 uint32_t current_fast_ppt_limit; 146 uint32_t default_fast_ppt_limit; 147 uint32_t max_fast_ppt_limit; 148 }; 149 150 #if defined(SWSMU_CODE_LAYER_L2) || defined(SWSMU_CODE_LAYER_L3) 151 152 int smu_v11_0_init_microcode(struct smu_context *smu); 153 154 void smu_v11_0_fini_microcode(struct smu_context *smu); 155 156 int smu_v11_0_load_microcode(struct smu_context *smu); 157 158 int smu_v11_0_init_smc_tables(struct smu_context *smu); 159 160 int smu_v11_0_fini_smc_tables(struct smu_context *smu); 161 162 int smu_v11_0_init_power(struct smu_context *smu); 163 164 int smu_v11_0_fini_power(struct smu_context *smu); 165 166 int smu_v11_0_check_fw_status(struct smu_context *smu); 167 168 int smu_v11_0_setup_pptable(struct smu_context *smu); 169 170 int smu_v11_0_get_vbios_bootup_values(struct smu_context *smu); 171 172 int smu_v11_0_check_fw_version(struct smu_context *smu); 173 174 int smu_v11_0_set_driver_table_location(struct smu_context *smu); 175 176 int smu_v11_0_set_tool_table_location(struct smu_context *smu); 177 178 int smu_v11_0_notify_memory_pool_location(struct smu_context *smu); 179 180 int smu_v11_0_system_features_control(struct smu_context *smu, 181 bool en); 182 183 int smu_v11_0_init_display_count(struct smu_context *smu, uint32_t count); 184 185 int smu_v11_0_set_allowed_mask(struct smu_context *smu); 186 187 int smu_v11_0_notify_display_change(struct smu_context *smu); 188 189 int smu_v11_0_get_current_power_limit(struct smu_context *smu, 190 uint32_t *power_limit); 191 192 int smu_v11_0_set_power_limit(struct smu_context *smu, 193 enum smu_ppt_limit_type limit_type, 194 uint32_t limit); 195 196 int smu_v11_0_init_max_sustainable_clocks(struct smu_context *smu); 197 198 int smu_v11_0_enable_thermal_alert(struct smu_context *smu); 199 200 int smu_v11_0_disable_thermal_alert(struct smu_context *smu); 201 202 int smu_v11_0_get_gfx_vdd(struct smu_context *smu, uint32_t *value); 203 204 int smu_v11_0_set_min_deep_sleep_dcefclk(struct smu_context *smu, uint32_t clk); 205 206 int 207 smu_v11_0_display_clock_voltage_request(struct smu_context *smu, 208 struct pp_display_clock_request 209 *clock_req); 210 211 uint32_t 212 smu_v11_0_get_fan_control_mode(struct smu_context *smu); 213 214 int 215 smu_v11_0_set_fan_control_mode(struct smu_context *smu, 216 uint32_t mode); 217 218 int smu_v11_0_set_fan_speed_pwm(struct smu_context *smu, 219 uint32_t speed); 220 221 int smu_v11_0_set_fan_speed_rpm(struct smu_context *smu, 222 uint32_t speed); 223 224 int smu_v11_0_get_fan_speed_pwm(struct smu_context *smu, 225 uint32_t *speed); 226 227 int smu_v11_0_get_fan_speed_rpm(struct smu_context *smu, 228 uint32_t *speed); 229 230 int smu_v11_0_set_xgmi_pstate(struct smu_context *smu, 231 uint32_t pstate); 232 233 int smu_v11_0_gfx_off_control(struct smu_context *smu, bool enable); 234 235 int smu_v11_0_register_irq_handler(struct smu_context *smu); 236 237 int smu_v11_0_set_azalia_d3_pme(struct smu_context *smu); 238 239 int smu_v11_0_get_max_sustainable_clocks_by_dc(struct smu_context *smu, 240 struct pp_smu_nv_clock_table *max_clocks); 241 242 bool smu_v11_0_baco_is_support(struct smu_context *smu); 243 244 enum smu_baco_state smu_v11_0_baco_get_state(struct smu_context *smu); 245 246 int smu_v11_0_baco_set_state(struct smu_context *smu, enum smu_baco_state state); 247 248 int smu_v11_0_baco_enter(struct smu_context *smu); 249 int smu_v11_0_baco_exit(struct smu_context *smu); 250 251 int smu_v11_0_baco_set_armd3_sequence(struct smu_context *smu, 252 enum smu_baco_seq baco_seq); 253 254 int smu_v11_0_mode1_reset(struct smu_context *smu); 255 256 int smu_v11_0_get_dpm_ultimate_freq(struct smu_context *smu, enum smu_clk_type clk_type, 257 uint32_t *min, uint32_t *max); 258 259 int smu_v11_0_set_soft_freq_limited_range(struct smu_context *smu, enum smu_clk_type clk_type, 260 uint32_t min, uint32_t max); 261 262 int smu_v11_0_set_hard_freq_limited_range(struct smu_context *smu, 263 enum smu_clk_type clk_type, 264 uint32_t min, 265 uint32_t max); 266 267 int smu_v11_0_set_performance_level(struct smu_context *smu, 268 enum amd_dpm_forced_level level); 269 270 int smu_v11_0_set_power_source(struct smu_context *smu, 271 enum smu_power_src_type power_src); 272 273 int smu_v11_0_get_dpm_freq_by_index(struct smu_context *smu, 274 enum smu_clk_type clk_type, 275 uint16_t level, 276 uint32_t *value); 277 278 int smu_v11_0_get_dpm_level_count(struct smu_context *smu, 279 enum smu_clk_type clk_type, 280 uint32_t *value); 281 282 int smu_v11_0_set_single_dpm_table(struct smu_context *smu, 283 enum smu_clk_type clk_type, 284 struct smu_11_0_dpm_table *single_dpm_table); 285 286 int smu_v11_0_get_dpm_level_range(struct smu_context *smu, 287 enum smu_clk_type clk_type, 288 uint32_t *min_value, 289 uint32_t *max_value); 290 291 int smu_v11_0_get_current_pcie_link_width_level(struct smu_context *smu); 292 293 uint16_t smu_v11_0_get_current_pcie_link_width(struct smu_context *smu); 294 295 int smu_v11_0_get_current_pcie_link_speed_level(struct smu_context *smu); 296 297 uint16_t smu_v11_0_get_current_pcie_link_speed(struct smu_context *smu); 298 299 int smu_v11_0_gfx_ulv_control(struct smu_context *smu, 300 bool enablement); 301 302 int smu_v11_0_deep_sleep_control(struct smu_context *smu, 303 bool enablement); 304 305 void smu_v11_0_interrupt_work(struct smu_context *smu); 306 307 int smu_v11_0_handle_passthrough_sbr(struct smu_context *smu, bool enable); 308 309 int smu_v11_0_restore_user_od_settings(struct smu_context *smu); 310 311 void smu_v11_0_set_smu_mailbox_registers(struct smu_context *smu); 312 313 #endif 314 #endif 315