1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /* Copyright (C) 2018 Microchip Technology Inc. */
3 
4 #ifndef _LAN743X_H
5 #define _LAN743X_H
6 
7 #include <linux/phy.h>
8 #include "lan743x_ptp.h"
9 
10 #define DRIVER_AUTHOR   "Bryan Whitehead <Bryan.Whitehead@microchip.com>"
11 #define DRIVER_DESC "LAN743x PCIe Gigabit Ethernet Driver"
12 #define DRIVER_NAME "lan743x"
13 
14 /* Register Definitions */
15 #define ID_REV				(0x00)
16 #define ID_REV_ID_MASK_			(0xFFFF0000)
17 #define ID_REV_ID_LAN7430_		(0x74300000)
18 #define ID_REV_ID_LAN7431_		(0x74310000)
19 #define ID_REV_ID_LAN743X_		(0x74300000)
20 #define ID_REV_ID_A011_			(0xA0110000)	// PCI11010
21 #define ID_REV_ID_A041_			(0xA0410000)	// PCI11414
22 #define ID_REV_ID_A0X1_			(0xA0010000)
23 #define ID_REV_IS_VALID_CHIP_ID_(id_rev)	    \
24 	((((id_rev) & 0xFFF00000) == ID_REV_ID_LAN743X_) || \
25 	 (((id_rev) & 0xFF0F0000) == ID_REV_ID_A0X1_))
26 #define ID_REV_CHIP_REV_MASK_		(0x0000FFFF)
27 #define ID_REV_CHIP_REV_A0_		(0x00000000)
28 #define ID_REV_CHIP_REV_B0_		(0x00000010)
29 
30 #define FPGA_REV			(0x04)
31 #define FPGA_REV_GET_MINOR_(fpga_rev)	(((fpga_rev) >> 8) & 0x000000FF)
32 #define FPGA_REV_GET_MAJOR_(fpga_rev)	((fpga_rev) & 0x000000FF)
33 #define FPGA_SGMII_OP			BIT(24)
34 
35 #define STRAP_READ			(0x0C)
36 #define STRAP_READ_USE_SGMII_EN_	BIT(22)
37 #define STRAP_READ_SGMII_EN_		BIT(6)
38 #define STRAP_READ_SGMII_REFCLK_	BIT(5)
39 #define STRAP_READ_SGMII_2_5G_		BIT(4)
40 #define STRAP_READ_BASE_X_		BIT(3)
41 #define STRAP_READ_RGMII_TXC_DELAY_EN_	BIT(2)
42 #define STRAP_READ_RGMII_RXC_DELAY_EN_	BIT(1)
43 #define STRAP_READ_ADV_PM_DISABLE_	BIT(0)
44 
45 #define HW_CFG					(0x010)
46 #define HW_CFG_RELOAD_TYPE_ALL_			(0x00000FC0)
47 #define HW_CFG_EE_OTP_RELOAD_			BIT(4)
48 #define HW_CFG_LRST_				BIT(1)
49 
50 #define PMT_CTL					(0x014)
51 #define PMT_CTL_ETH_PHY_D3_COLD_OVR_		BIT(27)
52 #define PMT_CTL_MAC_D3_RX_CLK_OVR_		BIT(25)
53 #define PMT_CTL_ETH_PHY_EDPD_PLL_CTL_		BIT(24)
54 #define PMT_CTL_ETH_PHY_D3_OVR_			BIT(23)
55 #define PMT_CTL_RX_FCT_RFE_D3_CLK_OVR_		BIT(18)
56 #define PMT_CTL_GPIO_WAKEUP_EN_			BIT(15)
57 #define PMT_CTL_EEE_WAKEUP_EN_			BIT(13)
58 #define PMT_CTL_READY_				BIT(7)
59 #define PMT_CTL_ETH_PHY_RST_			BIT(4)
60 #define PMT_CTL_WOL_EN_				BIT(3)
61 #define PMT_CTL_ETH_PHY_WAKE_EN_		BIT(2)
62 #define PMT_CTL_WUPS_MASK_			(0x00000003)
63 
64 #define DP_SEL				(0x024)
65 #define DP_SEL_DPRDY_			BIT(31)
66 #define DP_SEL_MASK_			(0x0000001F)
67 #define DP_SEL_RFE_RAM			(0x00000001)
68 
69 #define DP_SEL_VHF_HASH_LEN		(16)
70 #define DP_SEL_VHF_VLAN_LEN		(128)
71 
72 #define DP_CMD				(0x028)
73 #define DP_CMD_WRITE_			(0x00000001)
74 
75 #define DP_ADDR				(0x02C)
76 
77 #define DP_DATA_0			(0x030)
78 
79 #define E2P_CMD				(0x040)
80 #define E2P_CMD_EPC_BUSY_		BIT(31)
81 #define E2P_CMD_EPC_CMD_WRITE_		(0x30000000)
82 #define E2P_CMD_EPC_CMD_EWEN_		(0x20000000)
83 #define E2P_CMD_EPC_CMD_READ_		(0x00000000)
84 #define E2P_CMD_EPC_TIMEOUT_		BIT(10)
85 #define E2P_CMD_EPC_ADDR_MASK_		(0x000001FF)
86 
87 #define E2P_DATA			(0x044)
88 
89 /* Hearthstone top level & System Reg Addresses */
90 #define ETH_CTRL_REG_ADDR_BASE		(0x0000)
91 #define ETH_SYS_REG_ADDR_BASE		(0x4000)
92 #define CONFIG_REG_ADDR_BASE		(0x0000)
93 #define ETH_EEPROM_REG_ADDR_BASE	(0x0E00)
94 #define ETH_OTP_REG_ADDR_BASE		(0x1000)
95 #define SYS_LOCK_REG			(0x00A0)
96 #define SYS_LOCK_REG_MAIN_LOCK_		BIT(7)
97 #define SYS_LOCK_REG_GEN_PERI_LOCK_	BIT(5)
98 #define SYS_LOCK_REG_SPI_PERI_LOCK_	BIT(4)
99 #define SYS_LOCK_REG_SMBUS_PERI_LOCK_	BIT(3)
100 #define SYS_LOCK_REG_UART_SS_LOCK_	BIT(2)
101 #define SYS_LOCK_REG_ENET_SS_LOCK_	BIT(1)
102 #define SYS_LOCK_REG_USB_SS_LOCK_	BIT(0)
103 #define ETH_SYSTEM_SYS_LOCK_REG		(ETH_SYS_REG_ADDR_BASE + \
104 					 CONFIG_REG_ADDR_BASE + \
105 					 SYS_LOCK_REG)
106 #define HS_EEPROM_REG_ADDR_BASE		(ETH_SYS_REG_ADDR_BASE + \
107 					 ETH_EEPROM_REG_ADDR_BASE)
108 #define HS_E2P_CMD			(HS_EEPROM_REG_ADDR_BASE + 0x0000)
109 #define HS_E2P_CMD_EPC_BUSY_		BIT(31)
110 #define HS_E2P_CMD_EPC_CMD_WRITE_	GENMASK(29, 28)
111 #define HS_E2P_CMD_EPC_CMD_READ_	(0x0)
112 #define HS_E2P_CMD_EPC_TIMEOUT_		BIT(17)
113 #define HS_E2P_CMD_EPC_ADDR_MASK_	GENMASK(15, 0)
114 #define HS_E2P_DATA			(HS_EEPROM_REG_ADDR_BASE + 0x0004)
115 #define HS_E2P_DATA_MASK_		GENMASK(7, 0)
116 #define HS_E2P_CFG			(HS_EEPROM_REG_ADDR_BASE + 0x0008)
117 #define HS_E2P_CFG_I2C_PULSE_MASK_	GENMASK(19, 16)
118 #define HS_E2P_CFG_EEPROM_SIZE_SEL_	BIT(12)
119 #define HS_E2P_CFG_I2C_BAUD_RATE_MASK_	GENMASK(9, 8)
120 #define HS_E2P_CFG_TEST_EEPR_TO_BYP_	BIT(0)
121 #define HS_E2P_PAD_CTL			(HS_EEPROM_REG_ADDR_BASE + 0x000C)
122 
123 #define GPIO_CFG0			(0x050)
124 #define GPIO_CFG0_GPIO_DIR_BIT_(bit)	BIT(16 + (bit))
125 #define GPIO_CFG0_GPIO_DATA_BIT_(bit)	BIT(0 + (bit))
126 
127 #define GPIO_CFG1			(0x054)
128 #define GPIO_CFG1_GPIOEN_BIT_(bit)	BIT(16 + (bit))
129 #define GPIO_CFG1_GPIOBUF_BIT_(bit)	BIT(0 + (bit))
130 
131 #define GPIO_CFG2			(0x058)
132 #define GPIO_CFG2_1588_POL_BIT_(bit)	BIT(0 + (bit))
133 
134 #define GPIO_CFG3			(0x05C)
135 #define GPIO_CFG3_1588_CH_SEL_BIT_(bit)	BIT(16 + (bit))
136 #define GPIO_CFG3_1588_OE_BIT_(bit)	BIT(0 + (bit))
137 
138 #define FCT_RX_CTL			(0xAC)
139 #define FCT_RX_CTL_EN_(channel)		BIT(28 + (channel))
140 #define FCT_RX_CTL_DIS_(channel)	BIT(24 + (channel))
141 #define FCT_RX_CTL_RESET_(channel)	BIT(20 + (channel))
142 
143 #define FCT_TX_CTL			(0xC4)
144 #define FCT_TX_CTL_EN_(channel)		BIT(28 + (channel))
145 #define FCT_TX_CTL_DIS_(channel)	BIT(24 + (channel))
146 #define FCT_TX_CTL_RESET_(channel)	BIT(20 + (channel))
147 
148 #define FCT_FLOW(rx_channel)			(0xE0 + ((rx_channel) << 2))
149 #define FCT_FLOW_CTL_OFF_THRESHOLD_		(0x00007F00)
150 #define FCT_FLOW_CTL_OFF_THRESHOLD_SET_(value)	\
151 	((value << 8) & FCT_FLOW_CTL_OFF_THRESHOLD_)
152 #define FCT_FLOW_CTL_REQ_EN_			BIT(7)
153 #define FCT_FLOW_CTL_ON_THRESHOLD_		(0x0000007F)
154 #define FCT_FLOW_CTL_ON_THRESHOLD_SET_(value)	\
155 	((value << 0) & FCT_FLOW_CTL_ON_THRESHOLD_)
156 
157 #define MAC_CR				(0x100)
158 #define MAC_CR_MII_EN_			BIT(19)
159 #define MAC_CR_EEE_EN_			BIT(17)
160 #define MAC_CR_ADD_			BIT(12)
161 #define MAC_CR_ASD_			BIT(11)
162 #define MAC_CR_CNTR_RST_		BIT(5)
163 #define MAC_CR_DPX_			BIT(3)
164 #define MAC_CR_CFG_H_			BIT(2)
165 #define MAC_CR_CFG_L_			BIT(1)
166 #define MAC_CR_RST_			BIT(0)
167 
168 #define MAC_RX				(0x104)
169 #define MAC_RX_MAX_SIZE_SHIFT_		(16)
170 #define MAC_RX_MAX_SIZE_MASK_		(0x3FFF0000)
171 #define MAC_RX_RXD_			BIT(1)
172 #define MAC_RX_RXEN_			BIT(0)
173 
174 #define MAC_TX				(0x108)
175 #define MAC_TX_TXD_			BIT(1)
176 #define MAC_TX_TXEN_			BIT(0)
177 
178 #define MAC_FLOW			(0x10C)
179 #define MAC_FLOW_CR_TX_FCEN_		BIT(30)
180 #define MAC_FLOW_CR_RX_FCEN_		BIT(29)
181 #define MAC_FLOW_CR_FCPT_MASK_		(0x0000FFFF)
182 
183 #define MAC_RX_ADDRH			(0x118)
184 
185 #define MAC_RX_ADDRL			(0x11C)
186 
187 #define MAC_MII_ACC			(0x120)
188 #define MAC_MII_ACC_MDC_CYCLE_SHIFT_	(16)
189 #define MAC_MII_ACC_MDC_CYCLE_MASK_	(0x00070000)
190 #define MAC_MII_ACC_MDC_CYCLE_2_5MHZ_	(0)
191 #define MAC_MII_ACC_MDC_CYCLE_5MHZ_	(1)
192 #define MAC_MII_ACC_MDC_CYCLE_12_5MHZ_	(2)
193 #define MAC_MII_ACC_MDC_CYCLE_25MHZ_	(3)
194 #define MAC_MII_ACC_MDC_CYCLE_1_25MHZ_	(4)
195 #define MAC_MII_ACC_PHY_ADDR_SHIFT_	(11)
196 #define MAC_MII_ACC_PHY_ADDR_MASK_	(0x0000F800)
197 #define MAC_MII_ACC_MIIRINDA_SHIFT_	(6)
198 #define MAC_MII_ACC_MIIRINDA_MASK_	(0x000007C0)
199 #define MAC_MII_ACC_MII_READ_		(0x00000000)
200 #define MAC_MII_ACC_MII_WRITE_		(0x00000002)
201 #define MAC_MII_ACC_MII_BUSY_		BIT(0)
202 
203 #define MAC_MII_ACC_MIIMMD_SHIFT_	(6)
204 #define MAC_MII_ACC_MIIMMD_MASK_	(0x000007C0)
205 #define MAC_MII_ACC_MIICL45_		BIT(3)
206 #define MAC_MII_ACC_MIICMD_MASK_	(0x00000006)
207 #define MAC_MII_ACC_MIICMD_ADDR_	(0x00000000)
208 #define MAC_MII_ACC_MIICMD_WRITE_	(0x00000002)
209 #define MAC_MII_ACC_MIICMD_READ_	(0x00000004)
210 #define MAC_MII_ACC_MIICMD_READ_INC_	(0x00000006)
211 
212 #define MAC_MII_DATA			(0x124)
213 
214 #define MAC_EEE_TX_LPI_REQ_DLY_CNT		(0x130)
215 
216 #define MAC_WUCSR				(0x140)
217 #define MAC_WUCSR_RFE_WAKE_EN_			BIT(14)
218 #define MAC_WUCSR_PFDA_EN_			BIT(3)
219 #define MAC_WUCSR_WAKE_EN_			BIT(2)
220 #define MAC_WUCSR_MPEN_				BIT(1)
221 #define MAC_WUCSR_BCST_EN_			BIT(0)
222 
223 #define MAC_WK_SRC				(0x144)
224 
225 #define MAC_WUF_CFG0			(0x150)
226 #define MAC_NUM_OF_WUF_CFG		(32)
227 #define MAC_WUF_CFG_BEGIN		(MAC_WUF_CFG0)
228 #define MAC_WUF_CFG(index)		(MAC_WUF_CFG_BEGIN + (4 * (index)))
229 #define MAC_WUF_CFG_EN_			BIT(31)
230 #define MAC_WUF_CFG_TYPE_MCAST_		(0x02000000)
231 #define MAC_WUF_CFG_TYPE_ALL_		(0x01000000)
232 #define MAC_WUF_CFG_OFFSET_SHIFT_	(16)
233 #define MAC_WUF_CFG_CRC16_MASK_		(0x0000FFFF)
234 
235 #define MAC_WUF_MASK0_0			(0x200)
236 #define MAC_WUF_MASK0_1			(0x204)
237 #define MAC_WUF_MASK0_2			(0x208)
238 #define MAC_WUF_MASK0_3			(0x20C)
239 #define MAC_WUF_MASK0_BEGIN		(MAC_WUF_MASK0_0)
240 #define MAC_WUF_MASK1_BEGIN		(MAC_WUF_MASK0_1)
241 #define MAC_WUF_MASK2_BEGIN		(MAC_WUF_MASK0_2)
242 #define MAC_WUF_MASK3_BEGIN		(MAC_WUF_MASK0_3)
243 #define MAC_WUF_MASK0(index)		(MAC_WUF_MASK0_BEGIN + (0x10 * (index)))
244 #define MAC_WUF_MASK1(index)		(MAC_WUF_MASK1_BEGIN + (0x10 * (index)))
245 #define MAC_WUF_MASK2(index)		(MAC_WUF_MASK2_BEGIN + (0x10 * (index)))
246 #define MAC_WUF_MASK3(index)		(MAC_WUF_MASK3_BEGIN + (0x10 * (index)))
247 
248 /* offset 0x400 - 0x500, x may range from 0 to 32, for a total of 33 entries */
249 #define RFE_ADDR_FILT_HI(x)		(0x400 + (8 * (x)))
250 #define RFE_ADDR_FILT_HI_VALID_		BIT(31)
251 
252 /* offset 0x404 - 0x504, x may range from 0 to 32, for a total of 33 entries */
253 #define RFE_ADDR_FILT_LO(x)		(0x404 + (8 * (x)))
254 
255 #define RFE_CTL				(0x508)
256 #define RFE_CTL_AB_			BIT(10)
257 #define RFE_CTL_AM_			BIT(9)
258 #define RFE_CTL_AU_			BIT(8)
259 #define RFE_CTL_MCAST_HASH_		BIT(3)
260 #define RFE_CTL_DA_PERFECT_		BIT(1)
261 
262 #define RFE_RSS_CFG			(0x554)
263 #define RFE_RSS_CFG_UDP_IPV6_EX_	BIT(16)
264 #define RFE_RSS_CFG_TCP_IPV6_EX_	BIT(15)
265 #define RFE_RSS_CFG_IPV6_EX_		BIT(14)
266 #define RFE_RSS_CFG_UDP_IPV6_		BIT(13)
267 #define RFE_RSS_CFG_TCP_IPV6_		BIT(12)
268 #define RFE_RSS_CFG_IPV6_		BIT(11)
269 #define RFE_RSS_CFG_UDP_IPV4_		BIT(10)
270 #define RFE_RSS_CFG_TCP_IPV4_		BIT(9)
271 #define RFE_RSS_CFG_IPV4_		BIT(8)
272 #define RFE_RSS_CFG_VALID_HASH_BITS_	(0x000000E0)
273 #define RFE_RSS_CFG_RSS_QUEUE_ENABLE_	BIT(2)
274 #define RFE_RSS_CFG_RSS_HASH_STORE_	BIT(1)
275 #define RFE_RSS_CFG_RSS_ENABLE_		BIT(0)
276 
277 #define RFE_HASH_KEY(index)		(0x558 + (index << 2))
278 
279 #define RFE_INDX(index)			(0x580 + (index << 2))
280 
281 #define MAC_WUCSR2			(0x600)
282 
283 #define SGMII_CTL			(0x728)
284 #define SGMII_CTL_SGMII_ENABLE_		BIT(31)
285 #define SGMII_CTL_LINK_STATUS_SOURCE_	BIT(8)
286 #define SGMII_CTL_SGMII_POWER_DN_	BIT(1)
287 
288 #define INT_STS				(0x780)
289 #define INT_BIT_DMA_RX_(channel)	BIT(24 + (channel))
290 #define INT_BIT_ALL_RX_			(0x0F000000)
291 #define INT_BIT_DMA_TX_(channel)	BIT(16 + (channel))
292 #define INT_BIT_ALL_TX_			(0x000F0000)
293 #define INT_BIT_SW_GP_			BIT(9)
294 #define INT_BIT_1588_			BIT(7)
295 #define INT_BIT_ALL_OTHER_		(INT_BIT_SW_GP_ | INT_BIT_1588_)
296 #define INT_BIT_MAS_			BIT(0)
297 
298 #define INT_SET				(0x784)
299 
300 #define INT_EN_SET			(0x788)
301 
302 #define INT_EN_CLR			(0x78C)
303 
304 #define INT_STS_R2C			(0x790)
305 
306 #define INT_VEC_EN_SET			(0x794)
307 #define INT_VEC_EN_CLR			(0x798)
308 #define INT_VEC_EN_AUTO_CLR		(0x79C)
309 #define INT_VEC_EN_(vector_index)	BIT(0 + vector_index)
310 
311 #define INT_VEC_MAP0			(0x7A0)
312 #define INT_VEC_MAP0_RX_VEC_(channel, vector)	\
313 	(((u32)(vector)) << ((channel) << 2))
314 
315 #define INT_VEC_MAP1			(0x7A4)
316 #define INT_VEC_MAP1_TX_VEC_(channel, vector)	\
317 	(((u32)(vector)) << ((channel) << 2))
318 
319 #define INT_VEC_MAP2			(0x7A8)
320 
321 #define INT_MOD_MAP0			(0x7B0)
322 
323 #define INT_MOD_MAP1			(0x7B4)
324 
325 #define INT_MOD_MAP2			(0x7B8)
326 
327 #define INT_MOD_CFG0			(0x7C0)
328 #define INT_MOD_CFG1			(0x7C4)
329 #define INT_MOD_CFG2			(0x7C8)
330 #define INT_MOD_CFG3			(0x7CC)
331 #define INT_MOD_CFG4			(0x7D0)
332 #define INT_MOD_CFG5			(0x7D4)
333 #define INT_MOD_CFG6			(0x7D8)
334 #define INT_MOD_CFG7			(0x7DC)
335 #define INT_MOD_CFG8			(0x7E0)
336 #define INT_MOD_CFG9			(0x7E4)
337 
338 #define PTP_CMD_CTL					(0x0A00)
339 #define PTP_CMD_CTL_PTP_LTC_TARGET_READ_		BIT(13)
340 #define PTP_CMD_CTL_PTP_CLK_STP_NSEC_			BIT(6)
341 #define PTP_CMD_CTL_PTP_CLOCK_STEP_SEC_			BIT(5)
342 #define PTP_CMD_CTL_PTP_CLOCK_LOAD_			BIT(4)
343 #define PTP_CMD_CTL_PTP_CLOCK_READ_			BIT(3)
344 #define PTP_CMD_CTL_PTP_ENABLE_				BIT(2)
345 #define PTP_CMD_CTL_PTP_DISABLE_			BIT(1)
346 #define PTP_CMD_CTL_PTP_RESET_				BIT(0)
347 #define PTP_GENERAL_CONFIG				(0x0A04)
348 #define PTP_GENERAL_CONFIG_CLOCK_EVENT_X_MASK_(channel) \
349 	(0x7 << (1 + ((channel) << 2)))
350 #define PTP_GENERAL_CONFIG_CLOCK_EVENT_100NS_	(0)
351 #define PTP_GENERAL_CONFIG_CLOCK_EVENT_10US_	(1)
352 #define PTP_GENERAL_CONFIG_CLOCK_EVENT_100US_	(2)
353 #define PTP_GENERAL_CONFIG_CLOCK_EVENT_1MS_	(3)
354 #define PTP_GENERAL_CONFIG_CLOCK_EVENT_10MS_	(4)
355 #define PTP_GENERAL_CONFIG_CLOCK_EVENT_200MS_	(5)
356 #define PTP_GENERAL_CONFIG_CLOCK_EVENT_TOGGLE_	(6)
357 #define PTP_GENERAL_CONFIG_CLOCK_EVENT_X_SET_(channel, value) \
358 	(((value) & 0x7) << (1 + ((channel) << 2)))
359 #define PTP_GENERAL_CONFIG_RELOAD_ADD_X_(channel)	(BIT((channel) << 2))
360 
361 #define HS_PTP_GENERAL_CONFIG				(0x0A04)
362 #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_X_MASK_(channel) \
363 	(0xf << (4 + ((channel) << 2)))
364 #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_100NS_	(0)
365 #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_500NS_	(1)
366 #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_1US_		(2)
367 #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_5US_		(3)
368 #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_10US_		(4)
369 #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_50US_		(5)
370 #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_100US_	(6)
371 #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_500US_	(7)
372 #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_1MS_		(8)
373 #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_5MS_		(9)
374 #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_10MS_		(10)
375 #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_50MS_		(11)
376 #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_100MS_	(12)
377 #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_200MS_	(13)
378 #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_TOGG_		(14)
379 #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_INT_		(15)
380 #define HS_PTP_GENERAL_CONFIG_CLOCK_EVENT_X_SET_(channel, value) \
381 	(((value) & 0xf) << (4 + ((channel) << 2)))
382 #define HS_PTP_GENERAL_CONFIG_EVENT_POL_X_(channel)	(BIT(1 + ((channel) * 2)))
383 #define HS_PTP_GENERAL_CONFIG_RELOAD_ADD_X_(channel)	(BIT((channel) * 2))
384 
385 #define PTP_INT_STS				(0x0A08)
386 #define PTP_INT_IO_FE_MASK_			GENMASK(31, 24)
387 #define PTP_INT_IO_FE_SHIFT_			(24)
388 #define PTP_INT_IO_FE_SET_(channel)		BIT(24 + (channel))
389 #define PTP_INT_IO_RE_MASK_			GENMASK(23, 16)
390 #define PTP_INT_IO_RE_SHIFT_			(16)
391 #define PTP_INT_IO_RE_SET_(channel)		BIT(16 + (channel))
392 #define PTP_INT_TX_TS_OVRFL_INT_		BIT(14)
393 #define PTP_INT_TX_SWTS_ERR_INT_		BIT(13)
394 #define PTP_INT_TX_TS_INT_			BIT(12)
395 #define PTP_INT_RX_TS_OVRFL_INT_		BIT(9)
396 #define PTP_INT_RX_TS_INT_			BIT(8)
397 #define PTP_INT_TIMER_INT_B_			BIT(1)
398 #define PTP_INT_TIMER_INT_A_			BIT(0)
399 #define PTP_INT_EN_SET				(0x0A0C)
400 #define PTP_INT_EN_FE_EN_SET_(channel)		BIT(24 + (channel))
401 #define PTP_INT_EN_RE_EN_SET_(channel)		BIT(16 + (channel))
402 #define PTP_INT_EN_TIMER_SET_(channel)		BIT(channel)
403 #define PTP_INT_EN_CLR				(0x0A10)
404 #define PTP_INT_EN_FE_EN_CLR_(channel)		BIT(24 + (channel))
405 #define PTP_INT_EN_RE_EN_CLR_(channel)		BIT(16 + (channel))
406 #define PTP_INT_BIT_TX_SWTS_ERR_		BIT(13)
407 #define PTP_INT_BIT_TX_TS_			BIT(12)
408 #define PTP_INT_BIT_TIMER_B_			BIT(1)
409 #define PTP_INT_BIT_TIMER_A_			BIT(0)
410 
411 #define PTP_CLOCK_SEC				(0x0A14)
412 #define PTP_CLOCK_NS				(0x0A18)
413 #define PTP_CLOCK_SUBNS				(0x0A1C)
414 #define PTP_CLOCK_RATE_ADJ			(0x0A20)
415 #define PTP_CLOCK_RATE_ADJ_DIR_			BIT(31)
416 #define PTP_CLOCK_STEP_ADJ			(0x0A2C)
417 #define PTP_CLOCK_STEP_ADJ_DIR_			BIT(31)
418 #define PTP_CLOCK_STEP_ADJ_VALUE_MASK_		(0x3FFFFFFF)
419 #define PTP_CLOCK_TARGET_SEC_X(channel)		(0x0A30 + ((channel) << 4))
420 #define PTP_CLOCK_TARGET_NS_X(channel)		(0x0A34 + ((channel) << 4))
421 #define PTP_CLOCK_TARGET_RELOAD_SEC_X(channel)	(0x0A38 + ((channel) << 4))
422 #define PTP_CLOCK_TARGET_RELOAD_NS_X(channel)	(0x0A3C + ((channel) << 4))
423 #define PTP_LTC_SET_SEC_HI			(0x0A50)
424 #define PTP_LTC_SET_SEC_HI_SEC_47_32_MASK_	GENMASK(15, 0)
425 #define PTP_VERSION				(0x0A54)
426 #define PTP_VERSION_TX_UP_MASK_			GENMASK(31, 24)
427 #define PTP_VERSION_TX_LO_MASK_			GENMASK(23, 16)
428 #define PTP_VERSION_RX_UP_MASK_			GENMASK(15, 8)
429 #define PTP_VERSION_RX_LO_MASK_			GENMASK(7, 0)
430 #define PTP_IO_SEL				(0x0A58)
431 #define PTP_IO_SEL_MASK_			GENMASK(10, 8)
432 #define PTP_IO_SEL_SHIFT_			(8)
433 #define PTP_LATENCY				(0x0A5C)
434 #define PTP_LATENCY_TX_SET_(tx_latency)		(((u32)(tx_latency)) << 16)
435 #define PTP_LATENCY_RX_SET_(rx_latency)		\
436 	(((u32)(rx_latency)) & 0x0000FFFF)
437 #define PTP_CAP_INFO				(0x0A60)
438 #define PTP_CAP_INFO_TX_TS_CNT_GET_(reg_val)	(((reg_val) & 0x00000070) >> 4)
439 
440 #define PTP_TX_MOD				(0x0AA4)
441 #define PTP_TX_MOD_TX_PTP_SYNC_TS_INSERT_	(0x10000000)
442 
443 #define PTP_TX_MOD2				(0x0AA8)
444 #define PTP_TX_MOD2_TX_PTP_CLR_UDPV4_CHKSUM_	(0x00000001)
445 
446 #define PTP_TX_EGRESS_SEC			(0x0AAC)
447 #define PTP_TX_EGRESS_NS			(0x0AB0)
448 #define PTP_TX_EGRESS_NS_CAPTURE_CAUSE_MASK_	(0xC0000000)
449 #define PTP_TX_EGRESS_NS_CAPTURE_CAUSE_AUTO_	(0x00000000)
450 #define PTP_TX_EGRESS_NS_CAPTURE_CAUSE_SW_	(0x40000000)
451 #define PTP_TX_EGRESS_NS_TS_NS_MASK_		(0x3FFFFFFF)
452 
453 #define PTP_TX_MSG_HEADER			(0x0AB4)
454 #define PTP_TX_MSG_HEADER_MSG_TYPE_		(0x000F0000)
455 #define PTP_TX_MSG_HEADER_MSG_TYPE_SYNC_	(0x00000000)
456 
457 #define PTP_TX_CAP_INFO				(0x0AB8)
458 #define PTP_TX_CAP_INFO_TX_CH_MASK_		GENMASK(1, 0)
459 #define PTP_TX_DOMAIN				(0x0ABC)
460 #define PTP_TX_DOMAIN_MASK_			GENMASK(23, 16)
461 #define PTP_TX_DOMAIN_RANGE_EN_			BIT(15)
462 #define PTP_TX_DOMAIN_RANGE_MASK_		GENMASK(7, 0)
463 #define PTP_TX_SDOID				(0x0AC0)
464 #define PTP_TX_SDOID_MASK_			GENMASK(23, 16)
465 #define PTP_TX_SDOID_RANGE_EN_			BIT(15)
466 #define PTP_TX_SDOID_11_0_MASK_			GENMASK(7, 0)
467 #define PTP_IO_CAP_CONFIG			(0x0AC4)
468 #define PTP_IO_CAP_CONFIG_LOCK_FE_(channel)	BIT(24 + (channel))
469 #define PTP_IO_CAP_CONFIG_LOCK_RE_(channel)	BIT(16 + (channel))
470 #define PTP_IO_CAP_CONFIG_FE_CAP_EN_(channel)	BIT(8 + (channel))
471 #define PTP_IO_CAP_CONFIG_RE_CAP_EN_(channel)	BIT(0 + (channel))
472 #define PTP_IO_RE_LTC_SEC_CAP_X			(0x0AC8)
473 #define PTP_IO_RE_LTC_NS_CAP_X			(0x0ACC)
474 #define PTP_IO_FE_LTC_SEC_CAP_X			(0x0AD0)
475 #define PTP_IO_FE_LTC_NS_CAP_X			(0x0AD4)
476 #define PTP_IO_EVENT_OUTPUT_CFG			(0x0AD8)
477 #define PTP_IO_EVENT_OUTPUT_CFG_SEL_(channel)	BIT(16 + (channel))
478 #define PTP_IO_EVENT_OUTPUT_CFG_EN_(channel)	BIT(0 + (channel))
479 #define PTP_IO_PIN_CFG				(0x0ADC)
480 #define PTP_IO_PIN_CFG_OBUF_TYPE_(channel)	BIT(0 + (channel))
481 #define PTP_LTC_RD_SEC_HI			(0x0AF0)
482 #define PTP_LTC_RD_SEC_HI_SEC_47_32_MASK_	GENMASK(15, 0)
483 #define PTP_LTC_RD_SEC_LO			(0x0AF4)
484 #define PTP_LTC_RD_NS				(0x0AF8)
485 #define PTP_LTC_RD_NS_29_0_MASK_		GENMASK(29, 0)
486 #define PTP_LTC_RD_SUBNS			(0x0AFC)
487 #define PTP_RX_USER_MAC_HI			(0x0B00)
488 #define PTP_RX_USER_MAC_HI_47_32_MASK_		GENMASK(15, 0)
489 #define PTP_RX_USER_MAC_LO			(0x0B04)
490 #define PTP_RX_USER_IP_ADDR_0			(0x0B20)
491 #define PTP_RX_USER_IP_ADDR_1			(0x0B24)
492 #define PTP_RX_USER_IP_ADDR_2			(0x0B28)
493 #define PTP_RX_USER_IP_ADDR_3			(0x0B2C)
494 #define PTP_RX_USER_IP_MASK_0			(0x0B30)
495 #define PTP_RX_USER_IP_MASK_1			(0x0B34)
496 #define PTP_RX_USER_IP_MASK_2			(0x0B38)
497 #define PTP_RX_USER_IP_MASK_3			(0x0B3C)
498 #define PTP_TX_USER_MAC_HI			(0x0B40)
499 #define PTP_TX_USER_MAC_HI_47_32_MASK_		GENMASK(15, 0)
500 #define PTP_TX_USER_MAC_LO			(0x0B44)
501 #define PTP_TX_USER_IP_ADDR_0			(0x0B60)
502 #define PTP_TX_USER_IP_ADDR_1			(0x0B64)
503 #define PTP_TX_USER_IP_ADDR_2			(0x0B68)
504 #define PTP_TX_USER_IP_ADDR_3			(0x0B6C)
505 #define PTP_TX_USER_IP_MASK_0			(0x0B70)
506 #define PTP_TX_USER_IP_MASK_1			(0x0B74)
507 #define PTP_TX_USER_IP_MASK_2			(0x0B78)
508 #define PTP_TX_USER_IP_MASK_3			(0x0B7C)
509 
510 #define DMAC_CFG				(0xC00)
511 #define DMAC_CFG_COAL_EN_			BIT(16)
512 #define DMAC_CFG_CH_ARB_SEL_RX_HIGH_		(0x00000000)
513 #define DMAC_CFG_MAX_READ_REQ_MASK_		(0x00000070)
514 #define DMAC_CFG_MAX_READ_REQ_SET_(val)	\
515 	((((u32)(val)) << 4) & DMAC_CFG_MAX_READ_REQ_MASK_)
516 #define DMAC_CFG_MAX_DSPACE_16_			(0x00000000)
517 #define DMAC_CFG_MAX_DSPACE_32_			(0x00000001)
518 #define DMAC_CFG_MAX_DSPACE_64_			BIT(1)
519 #define DMAC_CFG_MAX_DSPACE_128_		(0x00000003)
520 
521 #define DMAC_COAL_CFG				(0xC04)
522 #define DMAC_COAL_CFG_TIMER_LIMIT_MASK_		(0xFFF00000)
523 #define DMAC_COAL_CFG_TIMER_LIMIT_SET_(val)	\
524 	((((u32)(val)) << 20) & DMAC_COAL_CFG_TIMER_LIMIT_MASK_)
525 #define DMAC_COAL_CFG_TIMER_TX_START_		BIT(19)
526 #define DMAC_COAL_CFG_FLUSH_INTS_		BIT(18)
527 #define DMAC_COAL_CFG_INT_EXIT_COAL_		BIT(17)
528 #define DMAC_COAL_CFG_CSR_EXIT_COAL_		BIT(16)
529 #define DMAC_COAL_CFG_TX_THRES_MASK_		(0x0000FF00)
530 #define DMAC_COAL_CFG_TX_THRES_SET_(val)	\
531 	((((u32)(val)) << 8) & DMAC_COAL_CFG_TX_THRES_MASK_)
532 #define DMAC_COAL_CFG_RX_THRES_MASK_		(0x000000FF)
533 #define DMAC_COAL_CFG_RX_THRES_SET_(val)	\
534 	(((u32)(val)) & DMAC_COAL_CFG_RX_THRES_MASK_)
535 
536 #define DMAC_OBFF_CFG				(0xC08)
537 #define DMAC_OBFF_TX_THRES_MASK_		(0x0000FF00)
538 #define DMAC_OBFF_TX_THRES_SET_(val)	\
539 	((((u32)(val)) << 8) & DMAC_OBFF_TX_THRES_MASK_)
540 #define DMAC_OBFF_RX_THRES_MASK_		(0x000000FF)
541 #define DMAC_OBFF_RX_THRES_SET_(val)	\
542 	(((u32)(val)) & DMAC_OBFF_RX_THRES_MASK_)
543 
544 #define DMAC_CMD				(0xC0C)
545 #define DMAC_CMD_SWR_				BIT(31)
546 #define DMAC_CMD_TX_SWR_(channel)		BIT(24 + (channel))
547 #define DMAC_CMD_START_T_(channel)		BIT(20 + (channel))
548 #define DMAC_CMD_STOP_T_(channel)		BIT(16 + (channel))
549 #define DMAC_CMD_RX_SWR_(channel)		BIT(8 + (channel))
550 #define DMAC_CMD_START_R_(channel)		BIT(4 + (channel))
551 #define DMAC_CMD_STOP_R_(channel)		BIT(0 + (channel))
552 
553 #define DMAC_INT_STS				(0xC10)
554 #define DMAC_INT_EN_SET				(0xC14)
555 #define DMAC_INT_EN_CLR				(0xC18)
556 #define DMAC_INT_BIT_RXFRM_(channel)		BIT(16 + (channel))
557 #define DMAC_INT_BIT_TX_IOC_(channel)		BIT(0 + (channel))
558 
559 #define RX_CFG_A(channel)			(0xC40 + ((channel) << 6))
560 #define RX_CFG_A_RX_WB_ON_INT_TMR_		BIT(30)
561 #define RX_CFG_A_RX_WB_THRES_MASK_		(0x1F000000)
562 #define RX_CFG_A_RX_WB_THRES_SET_(val)	\
563 	((((u32)(val)) << 24) & RX_CFG_A_RX_WB_THRES_MASK_)
564 #define RX_CFG_A_RX_PF_THRES_MASK_		(0x001F0000)
565 #define RX_CFG_A_RX_PF_THRES_SET_(val)	\
566 	((((u32)(val)) << 16) & RX_CFG_A_RX_PF_THRES_MASK_)
567 #define RX_CFG_A_RX_PF_PRI_THRES_MASK_		(0x00001F00)
568 #define RX_CFG_A_RX_PF_PRI_THRES_SET_(val)	\
569 	((((u32)(val)) << 8) & RX_CFG_A_RX_PF_PRI_THRES_MASK_)
570 #define RX_CFG_A_RX_HP_WB_EN_			BIT(5)
571 
572 #define RX_CFG_B(channel)			(0xC44 + ((channel) << 6))
573 #define RX_CFG_B_TS_ALL_RX_			BIT(29)
574 #define RX_CFG_B_RX_PAD_MASK_			(0x03000000)
575 #define RX_CFG_B_RX_PAD_0_			(0x00000000)
576 #define RX_CFG_B_RX_PAD_2_			(0x02000000)
577 #define RX_CFG_B_RDMABL_512_			(0x00040000)
578 #define RX_CFG_B_RX_RING_LEN_MASK_		(0x0000FFFF)
579 
580 #define RX_BASE_ADDRH(channel)			(0xC48 + ((channel) << 6))
581 
582 #define RX_BASE_ADDRL(channel)			(0xC4C + ((channel) << 6))
583 
584 #define RX_HEAD_WRITEBACK_ADDRH(channel)	(0xC50 + ((channel) << 6))
585 
586 #define RX_HEAD_WRITEBACK_ADDRL(channel)	(0xC54 + ((channel) << 6))
587 
588 #define RX_HEAD(channel)			(0xC58 + ((channel) << 6))
589 
590 #define RX_TAIL(channel)			(0xC5C + ((channel) << 6))
591 #define RX_TAIL_SET_TOP_INT_EN_			BIT(30)
592 #define RX_TAIL_SET_TOP_INT_VEC_EN_		BIT(29)
593 
594 #define RX_CFG_C(channel)			(0xC64 + ((channel) << 6))
595 #define RX_CFG_C_RX_TOP_INT_EN_AUTO_CLR_	BIT(6)
596 #define RX_CFG_C_RX_INT_EN_R2C_			BIT(4)
597 #define RX_CFG_C_RX_DMA_INT_STS_AUTO_CLR_	BIT(3)
598 #define RX_CFG_C_RX_INT_STS_R2C_MODE_MASK_	(0x00000007)
599 
600 #define TX_CFG_A(channel)			(0xD40 + ((channel) << 6))
601 #define TX_CFG_A_TX_HP_WB_ON_INT_TMR_		BIT(30)
602 #define TX_CFG_A_TX_TMR_HPWB_SEL_IOC_		(0x10000000)
603 #define TX_CFG_A_TX_PF_THRES_MASK_		(0x001F0000)
604 #define TX_CFG_A_TX_PF_THRES_SET_(value)	\
605 	((((u32)(value)) << 16) & TX_CFG_A_TX_PF_THRES_MASK_)
606 #define TX_CFG_A_TX_PF_PRI_THRES_MASK_		(0x00001F00)
607 #define TX_CFG_A_TX_PF_PRI_THRES_SET_(value)	\
608 	((((u32)(value)) << 8) & TX_CFG_A_TX_PF_PRI_THRES_MASK_)
609 #define TX_CFG_A_TX_HP_WB_EN_			BIT(5)
610 #define TX_CFG_A_TX_HP_WB_THRES_MASK_		(0x0000000F)
611 #define TX_CFG_A_TX_HP_WB_THRES_SET_(value)	\
612 	(((u32)(value)) & TX_CFG_A_TX_HP_WB_THRES_MASK_)
613 
614 #define TX_CFG_B(channel)			(0xD44 + ((channel) << 6))
615 #define TX_CFG_B_TDMABL_512_			(0x00040000)
616 #define TX_CFG_B_TX_RING_LEN_MASK_		(0x0000FFFF)
617 
618 #define TX_BASE_ADDRH(channel)			(0xD48 + ((channel) << 6))
619 
620 #define TX_BASE_ADDRL(channel)			(0xD4C + ((channel) << 6))
621 
622 #define TX_HEAD_WRITEBACK_ADDRH(channel)	(0xD50 + ((channel) << 6))
623 
624 #define TX_HEAD_WRITEBACK_ADDRL(channel)	(0xD54 + ((channel) << 6))
625 
626 #define TX_HEAD(channel)			(0xD58 + ((channel) << 6))
627 
628 #define TX_TAIL(channel)			(0xD5C + ((channel) << 6))
629 #define TX_TAIL_SET_DMAC_INT_EN_		BIT(31)
630 #define TX_TAIL_SET_TOP_INT_EN_			BIT(30)
631 #define TX_TAIL_SET_TOP_INT_VEC_EN_		BIT(29)
632 
633 #define TX_CFG_C(channel)			(0xD64 + ((channel) << 6))
634 #define TX_CFG_C_TX_TOP_INT_EN_AUTO_CLR_	BIT(6)
635 #define TX_CFG_C_TX_DMA_INT_EN_AUTO_CLR_	BIT(5)
636 #define TX_CFG_C_TX_INT_EN_R2C_			BIT(4)
637 #define TX_CFG_C_TX_DMA_INT_STS_AUTO_CLR_	BIT(3)
638 #define TX_CFG_C_TX_INT_STS_R2C_MODE_MASK_	(0x00000007)
639 
640 #define OTP_PWR_DN				(0x1000)
641 #define OTP_PWR_DN_PWRDN_N_			BIT(0)
642 
643 #define OTP_ADDR_HIGH				(0x1004)
644 #define OTP_ADDR_LOW				(0x1008)
645 
646 #define OTP_PRGM_DATA				(0x1010)
647 
648 #define OTP_PRGM_MODE				(0x1014)
649 #define OTP_PRGM_MODE_BYTE_			BIT(0)
650 
651 #define OTP_READ_DATA				(0x1018)
652 
653 #define OTP_FUNC_CMD				(0x1020)
654 #define OTP_FUNC_CMD_READ_			BIT(0)
655 
656 #define OTP_TST_CMD				(0x1024)
657 #define OTP_TST_CMD_PRGVRFY_			BIT(3)
658 
659 #define OTP_CMD_GO				(0x1028)
660 #define OTP_CMD_GO_GO_				BIT(0)
661 
662 #define OTP_STATUS				(0x1030)
663 #define OTP_STATUS_BUSY_			BIT(0)
664 
665 /* Hearthstone OTP block registers */
666 #define HS_OTP_BLOCK_BASE			(ETH_SYS_REG_ADDR_BASE + \
667 						 ETH_OTP_REG_ADDR_BASE)
668 #define HS_OTP_PWR_DN				(HS_OTP_BLOCK_BASE + 0x0)
669 #define HS_OTP_ADDR_HIGH			(HS_OTP_BLOCK_BASE + 0x4)
670 #define HS_OTP_ADDR_LOW				(HS_OTP_BLOCK_BASE + 0x8)
671 #define HS_OTP_PRGM_DATA			(HS_OTP_BLOCK_BASE + 0x10)
672 #define HS_OTP_PRGM_MODE			(HS_OTP_BLOCK_BASE + 0x14)
673 #define HS_OTP_READ_DATA			(HS_OTP_BLOCK_BASE + 0x18)
674 #define HS_OTP_FUNC_CMD				(HS_OTP_BLOCK_BASE + 0x20)
675 #define HS_OTP_TST_CMD				(HS_OTP_BLOCK_BASE + 0x24)
676 #define HS_OTP_CMD_GO				(HS_OTP_BLOCK_BASE + 0x28)
677 #define HS_OTP_STATUS				(HS_OTP_BLOCK_BASE + 0x30)
678 
679 /* MAC statistics registers */
680 #define STAT_RX_FCS_ERRORS			(0x1200)
681 #define STAT_RX_ALIGNMENT_ERRORS		(0x1204)
682 #define STAT_RX_FRAGMENT_ERRORS			(0x1208)
683 #define STAT_RX_JABBER_ERRORS			(0x120C)
684 #define STAT_RX_UNDERSIZE_FRAME_ERRORS		(0x1210)
685 #define STAT_RX_OVERSIZE_FRAME_ERRORS		(0x1214)
686 #define STAT_RX_DROPPED_FRAMES			(0x1218)
687 #define STAT_RX_UNICAST_BYTE_COUNT		(0x121C)
688 #define STAT_RX_BROADCAST_BYTE_COUNT		(0x1220)
689 #define STAT_RX_MULTICAST_BYTE_COUNT		(0x1224)
690 #define STAT_RX_UNICAST_FRAMES			(0x1228)
691 #define STAT_RX_BROADCAST_FRAMES		(0x122C)
692 #define STAT_RX_MULTICAST_FRAMES		(0x1230)
693 #define STAT_RX_PAUSE_FRAMES			(0x1234)
694 #define STAT_RX_64_BYTE_FRAMES			(0x1238)
695 #define STAT_RX_65_127_BYTE_FRAMES		(0x123C)
696 #define STAT_RX_128_255_BYTE_FRAMES		(0x1240)
697 #define STAT_RX_256_511_BYTES_FRAMES		(0x1244)
698 #define STAT_RX_512_1023_BYTE_FRAMES		(0x1248)
699 #define STAT_RX_1024_1518_BYTE_FRAMES		(0x124C)
700 #define STAT_RX_GREATER_1518_BYTE_FRAMES	(0x1250)
701 #define STAT_RX_TOTAL_FRAMES			(0x1254)
702 #define STAT_EEE_RX_LPI_TRANSITIONS		(0x1258)
703 #define STAT_EEE_RX_LPI_TIME			(0x125C)
704 #define STAT_RX_COUNTER_ROLLOVER_STATUS		(0x127C)
705 
706 #define STAT_TX_FCS_ERRORS			(0x1280)
707 #define STAT_TX_EXCESS_DEFERRAL_ERRORS		(0x1284)
708 #define STAT_TX_CARRIER_ERRORS			(0x1288)
709 #define STAT_TX_BAD_BYTE_COUNT			(0x128C)
710 #define STAT_TX_SINGLE_COLLISIONS		(0x1290)
711 #define STAT_TX_MULTIPLE_COLLISIONS		(0x1294)
712 #define STAT_TX_EXCESSIVE_COLLISION		(0x1298)
713 #define STAT_TX_LATE_COLLISIONS			(0x129C)
714 #define STAT_TX_UNICAST_BYTE_COUNT		(0x12A0)
715 #define STAT_TX_BROADCAST_BYTE_COUNT		(0x12A4)
716 #define STAT_TX_MULTICAST_BYTE_COUNT		(0x12A8)
717 #define STAT_TX_UNICAST_FRAMES			(0x12AC)
718 #define STAT_TX_BROADCAST_FRAMES		(0x12B0)
719 #define STAT_TX_MULTICAST_FRAMES		(0x12B4)
720 #define STAT_TX_PAUSE_FRAMES			(0x12B8)
721 #define STAT_TX_64_BYTE_FRAMES			(0x12BC)
722 #define STAT_TX_65_127_BYTE_FRAMES		(0x12C0)
723 #define STAT_TX_128_255_BYTE_FRAMES		(0x12C4)
724 #define STAT_TX_256_511_BYTES_FRAMES		(0x12C8)
725 #define STAT_TX_512_1023_BYTE_FRAMES		(0x12CC)
726 #define STAT_TX_1024_1518_BYTE_FRAMES		(0x12D0)
727 #define STAT_TX_GREATER_1518_BYTE_FRAMES	(0x12D4)
728 #define STAT_TX_TOTAL_FRAMES			(0x12D8)
729 #define STAT_EEE_TX_LPI_TRANSITIONS		(0x12DC)
730 #define STAT_EEE_TX_LPI_TIME			(0x12E0)
731 #define STAT_TX_COUNTER_ROLLOVER_STATUS		(0x12FC)
732 
733 /* End of Register definitions */
734 
735 #define LAN743X_MAX_RX_CHANNELS		(4)
736 #define LAN743X_MAX_TX_CHANNELS		(1)
737 #define PCI11X1X_MAX_TX_CHANNELS	(4)
738 struct lan743x_adapter;
739 
740 #define LAN743X_USED_RX_CHANNELS	(4)
741 #define LAN743X_USED_TX_CHANNELS	(1)
742 #define PCI11X1X_USED_TX_CHANNELS	(4)
743 #define LAN743X_INT_MOD	(400)
744 
745 #if (LAN743X_USED_RX_CHANNELS > LAN743X_MAX_RX_CHANNELS)
746 #error Invalid LAN743X_USED_RX_CHANNELS
747 #endif
748 #if (LAN743X_USED_TX_CHANNELS > LAN743X_MAX_TX_CHANNELS)
749 #error Invalid LAN743X_USED_TX_CHANNELS
750 #endif
751 #if (PCI11X1X_USED_TX_CHANNELS > PCI11X1X_MAX_TX_CHANNELS)
752 #error Invalid PCI11X1X_USED_TX_CHANNELS
753 #endif
754 
755 /* PCI */
756 /* SMSC acquired EFAR late 1990's, MCHP acquired SMSC 2012 */
757 #define PCI_VENDOR_ID_SMSC		PCI_VENDOR_ID_EFAR
758 #define PCI_DEVICE_ID_SMSC_LAN7430	(0x7430)
759 #define PCI_DEVICE_ID_SMSC_LAN7431	(0x7431)
760 #define PCI_DEVICE_ID_SMSC_A011		(0xA011)
761 #define PCI_DEVICE_ID_SMSC_A041		(0xA041)
762 
763 #define PCI_CONFIG_LENGTH		(0x1000)
764 
765 /* CSR */
766 #define CSR_LENGTH					(0x2000)
767 
768 #define LAN743X_CSR_FLAG_IS_A0				BIT(0)
769 #define LAN743X_CSR_FLAG_IS_B0				BIT(1)
770 #define LAN743X_CSR_FLAG_SUPPORTS_INTR_AUTO_SET_CLR	BIT(8)
771 
772 struct lan743x_csr {
773 	u32 flags;
774 	u8 __iomem *csr_address;
775 	u32 id_rev;
776 	u32 fpga_rev;
777 };
778 
779 /* INTERRUPTS */
780 typedef void(*lan743x_vector_handler)(void *context, u32 int_sts, u32 flags);
781 
782 #define LAN743X_VECTOR_FLAG_IRQ_SHARED			BIT(0)
783 #define LAN743X_VECTOR_FLAG_SOURCE_STATUS_READ		BIT(1)
784 #define LAN743X_VECTOR_FLAG_SOURCE_STATUS_R2C		BIT(2)
785 #define LAN743X_VECTOR_FLAG_SOURCE_STATUS_W2C		BIT(3)
786 #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CHECK		BIT(4)
787 #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_CLEAR		BIT(5)
788 #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_R2C		BIT(6)
789 #define LAN743X_VECTOR_FLAG_MASTER_ENABLE_CLEAR		BIT(7)
790 #define LAN743X_VECTOR_FLAG_MASTER_ENABLE_SET		BIT(8)
791 #define LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_CLEAR	BIT(9)
792 #define LAN743X_VECTOR_FLAG_VECTOR_ENABLE_ISR_SET	BIT(10)
793 #define LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_CLEAR	BIT(11)
794 #define LAN743X_VECTOR_FLAG_VECTOR_ENABLE_AUTO_SET	BIT(12)
795 #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_CLEAR	BIT(13)
796 #define LAN743X_VECTOR_FLAG_SOURCE_ENABLE_AUTO_SET	BIT(14)
797 #define LAN743X_VECTOR_FLAG_SOURCE_STATUS_AUTO_CLEAR	BIT(15)
798 
799 struct lan743x_vector {
800 	int			irq;
801 	u32			flags;
802 	struct lan743x_adapter	*adapter;
803 	int			vector_index;
804 	u32			int_mask;
805 	lan743x_vector_handler	handler;
806 	void			*context;
807 };
808 
809 #define LAN743X_MAX_VECTOR_COUNT	(8)
810 #define PCI11X1X_MAX_VECTOR_COUNT	(16)
811 
812 struct lan743x_intr {
813 	int			flags;
814 
815 	unsigned int		irq;
816 
817 	struct lan743x_vector	vector_list[PCI11X1X_MAX_VECTOR_COUNT];
818 	int			number_of_vectors;
819 	bool			using_vectors;
820 
821 	bool			software_isr_flag;
822 	wait_queue_head_t	software_isr_wq;
823 };
824 
825 #define LAN743X_MAX_FRAME_SIZE			(9 * 1024)
826 
827 /* PHY */
828 struct lan743x_phy {
829 	bool	fc_autoneg;
830 	u8	fc_request_control;
831 };
832 
833 /* TX */
834 struct lan743x_tx_descriptor;
835 struct lan743x_tx_buffer_info;
836 
837 #define GPIO_QUEUE_STARTED		(0)
838 #define GPIO_TX_FUNCTION		(1)
839 #define GPIO_TX_COMPLETION		(2)
840 #define GPIO_TX_FRAGMENT		(3)
841 
842 #define TX_FRAME_FLAG_IN_PROGRESS	BIT(0)
843 
844 #define TX_TS_FLAG_TIMESTAMPING_ENABLED	BIT(0)
845 #define TX_TS_FLAG_ONE_STEP_SYNC	BIT(1)
846 
847 struct lan743x_tx {
848 	struct lan743x_adapter *adapter;
849 	u32	ts_flags;
850 	u32	vector_flags;
851 	int	channel_number;
852 
853 	int	ring_size;
854 	size_t	ring_allocation_size;
855 	struct lan743x_tx_descriptor *ring_cpu_ptr;
856 	dma_addr_t ring_dma_ptr;
857 	/* ring_lock: used to prevent concurrent access to tx ring */
858 	spinlock_t ring_lock;
859 	u32		frame_flags;
860 	u32		frame_first;
861 	u32		frame_data0;
862 	u32		frame_tail;
863 
864 	struct lan743x_tx_buffer_info *buffer_info;
865 
866 	__le32		*head_cpu_ptr;
867 	dma_addr_t	head_dma_ptr;
868 	int		last_head;
869 	int		last_tail;
870 
871 	struct napi_struct napi;
872 	u32 frame_count;
873 
874 	struct sk_buff *overflow_skb;
875 };
876 
877 void lan743x_tx_set_timestamping_mode(struct lan743x_tx *tx,
878 				      bool enable_timestamping,
879 				      bool enable_onestep_sync);
880 
881 /* RX */
882 struct lan743x_rx_descriptor;
883 struct lan743x_rx_buffer_info;
884 
885 struct lan743x_rx {
886 	struct lan743x_adapter *adapter;
887 	u32	vector_flags;
888 	int	channel_number;
889 
890 	int	ring_size;
891 	size_t	ring_allocation_size;
892 	struct lan743x_rx_descriptor *ring_cpu_ptr;
893 	dma_addr_t ring_dma_ptr;
894 
895 	struct lan743x_rx_buffer_info *buffer_info;
896 
897 	__le32		*head_cpu_ptr;
898 	dma_addr_t	head_dma_ptr;
899 	u32		last_head;
900 	u32		last_tail;
901 
902 	struct napi_struct napi;
903 
904 	u32		frame_count;
905 
906 	struct sk_buff *skb_head, *skb_tail;
907 };
908 
909 struct lan743x_adapter {
910 	struct net_device       *netdev;
911 	struct mii_bus		*mdiobus;
912 	int                     msg_enable;
913 #ifdef CONFIG_PM
914 	u32			wolopts;
915 #endif
916 	struct pci_dev		*pdev;
917 	struct lan743x_csr      csr;
918 	struct lan743x_intr     intr;
919 
920 	struct lan743x_gpio	gpio;
921 	struct lan743x_ptp	ptp;
922 
923 	u8			mac_address[ETH_ALEN];
924 
925 	struct lan743x_phy      phy;
926 	struct lan743x_tx       tx[PCI11X1X_USED_TX_CHANNELS];
927 	struct lan743x_rx       rx[LAN743X_USED_RX_CHANNELS];
928 	bool			is_pci11x1x;
929 	bool			is_sgmii_en;
930 	/* protect ethernet syslock */
931 	spinlock_t		eth_syslock_spinlock;
932 	bool			eth_syslock_en;
933 	u32			eth_syslock_acquire_cnt;
934 	u8			max_tx_channels;
935 	u8			used_tx_channels;
936 	u8			max_vector_count;
937 
938 #define LAN743X_ADAPTER_FLAG_OTP		BIT(0)
939 	u32			flags;
940 };
941 
942 #define LAN743X_COMPONENT_FLAG_RX(channel)  BIT(20 + (channel))
943 
944 #define INTR_FLAG_IRQ_REQUESTED(vector_index)	BIT(0 + vector_index)
945 #define INTR_FLAG_MSI_ENABLED			BIT(8)
946 #define INTR_FLAG_MSIX_ENABLED			BIT(9)
947 
948 #define MAC_MII_READ            1
949 #define MAC_MII_WRITE           0
950 
951 #define PHY_FLAG_OPENED     BIT(0)
952 #define PHY_FLAG_ATTACHED   BIT(1)
953 
954 #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
955 #define DMA_ADDR_HIGH32(dma_addr)   ((u32)(((dma_addr) >> 32) & 0xFFFFFFFF))
956 #else
957 #define DMA_ADDR_HIGH32(dma_addr)   ((u32)(0))
958 #endif
959 #define DMA_ADDR_LOW32(dma_addr) ((u32)((dma_addr) & 0xFFFFFFFF))
960 #define DMA_DESCRIPTOR_SPACING_16       (16)
961 #define DMA_DESCRIPTOR_SPACING_32       (32)
962 #define DMA_DESCRIPTOR_SPACING_64       (64)
963 #define DMA_DESCRIPTOR_SPACING_128      (128)
964 #define DEFAULT_DMA_DESCRIPTOR_SPACING  (L1_CACHE_BYTES)
965 
966 #define DMAC_CHANNEL_STATE_SET(start_bit, stop_bit) \
967 	(((start_bit) ? 2 : 0) | ((stop_bit) ? 1 : 0))
968 #define DMAC_CHANNEL_STATE_INITIAL      DMAC_CHANNEL_STATE_SET(0, 0)
969 #define DMAC_CHANNEL_STATE_STARTED      DMAC_CHANNEL_STATE_SET(1, 0)
970 #define DMAC_CHANNEL_STATE_STOP_PENDING DMAC_CHANNEL_STATE_SET(1, 1)
971 #define DMAC_CHANNEL_STATE_STOPPED      DMAC_CHANNEL_STATE_SET(0, 1)
972 
973 /* TX Descriptor bits */
974 #define TX_DESC_DATA0_DTYPE_MASK_		(0xC0000000)
975 #define TX_DESC_DATA0_DTYPE_DATA_		(0x00000000)
976 #define TX_DESC_DATA0_DTYPE_EXT_		(0x40000000)
977 #define TX_DESC_DATA0_FS_			(0x20000000)
978 #define TX_DESC_DATA0_LS_			(0x10000000)
979 #define TX_DESC_DATA0_EXT_			(0x08000000)
980 #define TX_DESC_DATA0_IOC_			(0x04000000)
981 #define TX_DESC_DATA0_ICE_			(0x00400000)
982 #define TX_DESC_DATA0_IPE_			(0x00200000)
983 #define TX_DESC_DATA0_TPE_			(0x00100000)
984 #define TX_DESC_DATA0_FCS_			(0x00020000)
985 #define TX_DESC_DATA0_TSE_			(0x00010000)
986 #define TX_DESC_DATA0_BUF_LENGTH_MASK_		(0x0000FFFF)
987 #define TX_DESC_DATA0_EXT_LSO_			(0x00200000)
988 #define TX_DESC_DATA0_EXT_PAY_LENGTH_MASK_	(0x000FFFFF)
989 #define TX_DESC_DATA3_FRAME_LENGTH_MSS_MASK_	(0x3FFF0000)
990 
991 struct lan743x_tx_descriptor {
992 	__le32     data0;
993 	__le32     data1;
994 	__le32     data2;
995 	__le32     data3;
996 } __aligned(DEFAULT_DMA_DESCRIPTOR_SPACING);
997 
998 #define TX_BUFFER_INFO_FLAG_ACTIVE		BIT(0)
999 #define TX_BUFFER_INFO_FLAG_TIMESTAMP_REQUESTED	BIT(1)
1000 #define TX_BUFFER_INFO_FLAG_IGNORE_SYNC		BIT(2)
1001 #define TX_BUFFER_INFO_FLAG_SKB_FRAGMENT	BIT(3)
1002 struct lan743x_tx_buffer_info {
1003 	int flags;
1004 	struct sk_buff *skb;
1005 	dma_addr_t      dma_ptr;
1006 	unsigned int    buffer_length;
1007 };
1008 
1009 #define LAN743X_TX_RING_SIZE    (50)
1010 
1011 /* OWN bit is set. ie, Descs are owned by RX DMAC */
1012 #define RX_DESC_DATA0_OWN_                (0x00008000)
1013 /* OWN bit is clear. ie, Descs are owned by host */
1014 #define RX_DESC_DATA0_FS_                 (0x80000000)
1015 #define RX_DESC_DATA0_LS_                 (0x40000000)
1016 #define RX_DESC_DATA0_FRAME_LENGTH_MASK_  (0x3FFF0000)
1017 #define RX_DESC_DATA0_FRAME_LENGTH_GET_(data0)	\
1018 	(((data0) & RX_DESC_DATA0_FRAME_LENGTH_MASK_) >> 16)
1019 #define RX_DESC_DATA0_EXT_                (0x00004000)
1020 #define RX_DESC_DATA0_BUF_LENGTH_MASK_    (0x00003FFF)
1021 #define RX_DESC_DATA2_TS_NS_MASK_         (0x3FFFFFFF)
1022 
1023 #if ((NET_IP_ALIGN != 0) && (NET_IP_ALIGN != 2))
1024 #error NET_IP_ALIGN must be 0 or 2
1025 #endif
1026 
1027 #define RX_HEAD_PADDING		NET_IP_ALIGN
1028 
1029 struct lan743x_rx_descriptor {
1030 	__le32     data0;
1031 	__le32     data1;
1032 	__le32     data2;
1033 	__le32     data3;
1034 } __aligned(DEFAULT_DMA_DESCRIPTOR_SPACING);
1035 
1036 #define RX_BUFFER_INFO_FLAG_ACTIVE      BIT(0)
1037 struct lan743x_rx_buffer_info {
1038 	int flags;
1039 	struct sk_buff *skb;
1040 
1041 	dma_addr_t      dma_ptr;
1042 	unsigned int    buffer_length;
1043 };
1044 
1045 #define LAN743X_RX_RING_SIZE        (128)
1046 
1047 #define RX_PROCESS_RESULT_NOTHING_TO_DO     (0)
1048 #define RX_PROCESS_RESULT_BUFFER_RECEIVED   (1)
1049 
1050 u32 lan743x_csr_read(struct lan743x_adapter *adapter, int offset);
1051 void lan743x_csr_write(struct lan743x_adapter *adapter, int offset, u32 data);
1052 
1053 #endif /* _LAN743X_H */
1054