1 #ifndef B43_H_
2 #define B43_H_
3 
4 #include <linux/kernel.h>
5 #include <linux/spinlock.h>
6 #include <linux/interrupt.h>
7 #include <linux/hw_random.h>
8 #include <linux/ssb/ssb.h>
9 #include <net/mac80211.h>
10 
11 #include "debugfs.h"
12 #include "leds.h"
13 #include "rfkill.h"
14 #include "lo.h"
15 #include "phy_common.h"
16 
17 
18 /* The unique identifier of the firmware that's officially supported by
19  * this driver version. */
20 #define B43_SUPPORTED_FIRMWARE_ID	"FW13"
21 
22 
23 #ifdef CONFIG_B43_DEBUG
24 # define B43_DEBUG	1
25 #else
26 # define B43_DEBUG	0
27 #endif
28 
29 /* MMIO offsets */
30 #define B43_MMIO_DMA0_REASON		0x20
31 #define B43_MMIO_DMA0_IRQ_MASK		0x24
32 #define B43_MMIO_DMA1_REASON		0x28
33 #define B43_MMIO_DMA1_IRQ_MASK		0x2C
34 #define B43_MMIO_DMA2_REASON		0x30
35 #define B43_MMIO_DMA2_IRQ_MASK		0x34
36 #define B43_MMIO_DMA3_REASON		0x38
37 #define B43_MMIO_DMA3_IRQ_MASK		0x3C
38 #define B43_MMIO_DMA4_REASON		0x40
39 #define B43_MMIO_DMA4_IRQ_MASK		0x44
40 #define B43_MMIO_DMA5_REASON		0x48
41 #define B43_MMIO_DMA5_IRQ_MASK		0x4C
42 #define B43_MMIO_MACCTL			0x120	/* MAC control */
43 #define B43_MMIO_MACCMD			0x124	/* MAC command */
44 #define B43_MMIO_GEN_IRQ_REASON		0x128
45 #define B43_MMIO_GEN_IRQ_MASK		0x12C
46 #define B43_MMIO_RAM_CONTROL		0x130
47 #define B43_MMIO_RAM_DATA		0x134
48 #define B43_MMIO_PS_STATUS		0x140
49 #define B43_MMIO_RADIO_HWENABLED_HI	0x158
50 #define B43_MMIO_SHM_CONTROL		0x160
51 #define B43_MMIO_SHM_DATA		0x164
52 #define B43_MMIO_SHM_DATA_UNALIGNED	0x166
53 #define B43_MMIO_XMITSTAT_0		0x170
54 #define B43_MMIO_XMITSTAT_1		0x174
55 #define B43_MMIO_REV3PLUS_TSF_LOW	0x180	/* core rev >= 3 only */
56 #define B43_MMIO_REV3PLUS_TSF_HIGH	0x184	/* core rev >= 3 only */
57 #define B43_MMIO_TSF_CFP_REP		0x188
58 #define B43_MMIO_TSF_CFP_START		0x18C
59 #define B43_MMIO_TSF_CFP_MAXDUR		0x190
60 
61 /* 32-bit DMA */
62 #define B43_MMIO_DMA32_BASE0		0x200
63 #define B43_MMIO_DMA32_BASE1		0x220
64 #define B43_MMIO_DMA32_BASE2		0x240
65 #define B43_MMIO_DMA32_BASE3		0x260
66 #define B43_MMIO_DMA32_BASE4		0x280
67 #define B43_MMIO_DMA32_BASE5		0x2A0
68 /* 64-bit DMA */
69 #define B43_MMIO_DMA64_BASE0		0x200
70 #define B43_MMIO_DMA64_BASE1		0x240
71 #define B43_MMIO_DMA64_BASE2		0x280
72 #define B43_MMIO_DMA64_BASE3		0x2C0
73 #define B43_MMIO_DMA64_BASE4		0x300
74 #define B43_MMIO_DMA64_BASE5		0x340
75 
76 /* PIO on core rev < 11 */
77 #define B43_MMIO_PIO_BASE0		0x300
78 #define B43_MMIO_PIO_BASE1		0x310
79 #define B43_MMIO_PIO_BASE2		0x320
80 #define B43_MMIO_PIO_BASE3		0x330
81 #define B43_MMIO_PIO_BASE4		0x340
82 #define B43_MMIO_PIO_BASE5		0x350
83 #define B43_MMIO_PIO_BASE6		0x360
84 #define B43_MMIO_PIO_BASE7		0x370
85 /* PIO on core rev >= 11 */
86 #define B43_MMIO_PIO11_BASE0		0x200
87 #define B43_MMIO_PIO11_BASE1		0x240
88 #define B43_MMIO_PIO11_BASE2		0x280
89 #define B43_MMIO_PIO11_BASE3		0x2C0
90 #define B43_MMIO_PIO11_BASE4		0x300
91 #define B43_MMIO_PIO11_BASE5		0x340
92 
93 #define B43_MMIO_PHY_VER		0x3E0
94 #define B43_MMIO_PHY_RADIO		0x3E2
95 #define B43_MMIO_PHY0			0x3E6
96 #define B43_MMIO_ANTENNA		0x3E8
97 #define B43_MMIO_CHANNEL		0x3F0
98 #define B43_MMIO_CHANNEL_EXT		0x3F4
99 #define B43_MMIO_RADIO_CONTROL		0x3F6
100 #define B43_MMIO_RADIO_DATA_HIGH	0x3F8
101 #define B43_MMIO_RADIO_DATA_LOW		0x3FA
102 #define B43_MMIO_PHY_CONTROL		0x3FC
103 #define B43_MMIO_PHY_DATA		0x3FE
104 #define B43_MMIO_MACFILTER_CONTROL	0x420
105 #define B43_MMIO_MACFILTER_DATA		0x422
106 #define B43_MMIO_RCMTA_COUNT		0x43C
107 #define B43_MMIO_PSM_PHY_HDR		0x492
108 #define B43_MMIO_RADIO_HWENABLED_LO	0x49A
109 #define B43_MMIO_GPIO_CONTROL		0x49C
110 #define B43_MMIO_GPIO_MASK		0x49E
111 #define B43_MMIO_TSF_CFP_START_LOW	0x604
112 #define B43_MMIO_TSF_CFP_START_HIGH	0x606
113 #define B43_MMIO_TSF_CFP_PRETBTT	0x612
114 #define B43_MMIO_TSF_0			0x632	/* core rev < 3 only */
115 #define B43_MMIO_TSF_1			0x634	/* core rev < 3 only */
116 #define B43_MMIO_TSF_2			0x636	/* core rev < 3 only */
117 #define B43_MMIO_TSF_3			0x638	/* core rev < 3 only */
118 #define B43_MMIO_RNG			0x65A
119 #define B43_MMIO_IFSSLOT		0x684	/* Interframe slot time */
120 #define B43_MMIO_IFSCTL			0x688 /* Interframe space control */
121 #define  B43_MMIO_IFSCTL_USE_EDCF	0x0004
122 #define B43_MMIO_POWERUP_DELAY		0x6A8
123 #define B43_MMIO_BTCOEX_CTL		0x6B4 /* Bluetooth Coexistence Control */
124 #define B43_MMIO_BTCOEX_STAT		0x6B6 /* Bluetooth Coexistence Status */
125 #define B43_MMIO_BTCOEX_TXCTL		0x6B8 /* Bluetooth Coexistence Transmit Control */
126 
127 /* SPROM boardflags_lo values */
128 #define B43_BFL_BTCOEXIST		0x0001	/* implements Bluetooth coexistance */
129 #define B43_BFL_PACTRL			0x0002	/* GPIO 9 controlling the PA */
130 #define B43_BFL_AIRLINEMODE		0x0004	/* implements GPIO 13 radio disable indication */
131 #define B43_BFL_RSSI			0x0008	/* software calculates nrssi slope. */
132 #define B43_BFL_ENETSPI			0x0010	/* has ephy roboswitch spi */
133 #define B43_BFL_XTAL_NOSLOW		0x0020	/* no slow clock available */
134 #define B43_BFL_CCKHIPWR		0x0040	/* can do high power CCK transmission */
135 #define B43_BFL_ENETADM			0x0080	/* has ADMtek switch */
136 #define B43_BFL_ENETVLAN		0x0100	/* can do vlan */
137 #define B43_BFL_AFTERBURNER		0x0200	/* supports Afterburner mode */
138 #define B43_BFL_NOPCI			0x0400	/* leaves PCI floating */
139 #define B43_BFL_FEM			0x0800	/* supports the Front End Module */
140 #define B43_BFL_EXTLNA			0x1000	/* has an external LNA */
141 #define B43_BFL_HGPA			0x2000	/* had high gain PA */
142 #define B43_BFL_BTCMOD			0x4000	/* BFL_BTCOEXIST is given in alternate GPIOs */
143 #define B43_BFL_ALTIQ			0x8000	/* alternate I/Q settings */
144 
145 /* SPROM boardflags_hi values */
146 #define B43_BFH_NOPA			0x0001	/* has no PA */
147 #define B43_BFH_RSSIINV			0x0002	/* RSSI uses positive slope (not TSSI) */
148 #define B43_BFH_PAREF			0x0004	/* uses the PARef LDO */
149 #define B43_BFH_3TSWITCH		0x0008	/* uses a triple throw switch shared
150 						 * with bluetooth */
151 #define B43_BFH_PHASESHIFT		0x0010	/* can support phase shifter */
152 #define B43_BFH_BUCKBOOST		0x0020	/* has buck/booster */
153 #define B43_BFH_FEM_BT			0x0040	/* has FEM and switch to share antenna
154 						 * with bluetooth */
155 
156 /* SPROM boardflags2_lo values */
157 #define B43_BFL2_RXBB_INT_REG_DIS	0x0001	/* external RX BB regulator present */
158 #define B43_BFL2_APLL_WAR		0x0002	/* alternative A-band PLL settings implemented */
159 #define B43_BFL2_TXPWRCTRL_EN 		0x0004	/* permits enabling TX Power Control */
160 #define B43_BFL2_2X4_DIV		0x0008	/* 2x4 diversity switch */
161 #define B43_BFL2_5G_PWRGAIN		0x0010	/* supports 5G band power gain */
162 #define B43_BFL2_PCIEWAR_OVR		0x0020	/* overrides ASPM and Clkreq settings */
163 #define B43_BFL2_CAESERS_BRD		0x0040	/* is Caesers board (unused) */
164 #define B43_BFL2_BTC3WIRE		0x0080	/* used 3-wire bluetooth coexist */
165 #define B43_BFL2_SKWRKFEM_BRD		0x0100	/* 4321mcm93 uses Skyworks FEM */
166 #define B43_BFL2_SPUR_WAR		0x0200	/* has a workaround for clock-harmonic spurs */
167 #define B43_BFL2_GPLL_WAR		0x0400	/* altenative G-band PLL settings implemented */
168 
169 /* GPIO register offset, in both ChipCommon and PCI core. */
170 #define B43_GPIO_CONTROL		0x6c
171 
172 /* SHM Routing */
173 enum {
174 	B43_SHM_UCODE,		/* Microcode memory */
175 	B43_SHM_SHARED,		/* Shared memory */
176 	B43_SHM_SCRATCH,	/* Scratch memory */
177 	B43_SHM_HW,		/* Internal hardware register */
178 	B43_SHM_RCMTA,		/* Receive match transmitter address (rev >= 5 only) */
179 };
180 /* SHM Routing modifiers */
181 #define B43_SHM_AUTOINC_R		0x0200	/* Auto-increment address on read */
182 #define B43_SHM_AUTOINC_W		0x0100	/* Auto-increment address on write */
183 #define B43_SHM_AUTOINC_RW		(B43_SHM_AUTOINC_R | \
184 					 B43_SHM_AUTOINC_W)
185 
186 /* Misc SHM_SHARED offsets */
187 #define B43_SHM_SH_WLCOREREV		0x0016	/* 802.11 core revision */
188 #define B43_SHM_SH_PCTLWDPOS		0x0008
189 #define B43_SHM_SH_RXPADOFF		0x0034	/* RX Padding data offset (PIO only) */
190 #define B43_SHM_SH_FWCAPA		0x0042	/* Firmware capabilities (Opensource firmware only) */
191 #define B43_SHM_SH_PHYVER		0x0050	/* PHY version */
192 #define B43_SHM_SH_PHYTYPE		0x0052	/* PHY type */
193 #define B43_SHM_SH_ANTSWAP		0x005C	/* Antenna swap threshold */
194 #define B43_SHM_SH_HOSTFLO		0x005E	/* Hostflags for ucode options (low) */
195 #define B43_SHM_SH_HOSTFMI		0x0060	/* Hostflags for ucode options (middle) */
196 #define B43_SHM_SH_HOSTFHI		0x0062	/* Hostflags for ucode options (high) */
197 #define B43_SHM_SH_RFATT		0x0064	/* Current radio attenuation value */
198 #define B43_SHM_SH_RADAR		0x0066	/* Radar register */
199 #define B43_SHM_SH_PHYTXNOI		0x006E	/* PHY noise directly after TX (lower 8bit only) */
200 #define B43_SHM_SH_RFRXSP1		0x0072	/* RF RX SP Register 1 */
201 #define B43_SHM_SH_CHAN			0x00A0	/* Current channel (low 8bit only) */
202 #define  B43_SHM_SH_CHAN_5GHZ		0x0100	/* Bit set, if 5 Ghz channel */
203 #define  B43_SHM_SH_CHAN_40MHZ		0x0200	/* Bit set, if 40 Mhz channel width */
204 #define B43_SHM_SH_BCMCFIFOID		0x0108	/* Last posted cookie to the bcast/mcast FIFO */
205 /* TSSI information */
206 #define B43_SHM_SH_TSSI_CCK		0x0058	/* TSSI for last 4 CCK frames (32bit) */
207 #define B43_SHM_SH_TSSI_OFDM_A		0x0068	/* TSSI for last 4 OFDM frames (32bit) */
208 #define B43_SHM_SH_TSSI_OFDM_G		0x0070	/* TSSI for last 4 OFDM frames (32bit) */
209 #define  B43_TSSI_MAX			0x7F	/* Max value for one TSSI value */
210 /* SHM_SHARED TX FIFO variables */
211 #define B43_SHM_SH_SIZE01		0x0098	/* TX FIFO size for FIFO 0 (low) and 1 (high) */
212 #define B43_SHM_SH_SIZE23		0x009A	/* TX FIFO size for FIFO 2 and 3 */
213 #define B43_SHM_SH_SIZE45		0x009C	/* TX FIFO size for FIFO 4 and 5 */
214 #define B43_SHM_SH_SIZE67		0x009E	/* TX FIFO size for FIFO 6 and 7 */
215 /* SHM_SHARED background noise */
216 #define B43_SHM_SH_JSSI0		0x0088	/* Measure JSSI 0 */
217 #define B43_SHM_SH_JSSI1		0x008A	/* Measure JSSI 1 */
218 #define B43_SHM_SH_JSSIAUX		0x008C	/* Measure JSSI AUX */
219 /* SHM_SHARED crypto engine */
220 #define B43_SHM_SH_DEFAULTIV		0x003C	/* Default IV location */
221 #define B43_SHM_SH_NRRXTRANS		0x003E	/* # of soft RX transmitter addresses (max 8) */
222 #define B43_SHM_SH_KTP			0x0056	/* Key table pointer */
223 #define B43_SHM_SH_TKIPTSCTTAK		0x0318
224 #define B43_SHM_SH_KEYIDXBLOCK		0x05D4	/* Key index/algorithm block (v4 firmware) */
225 #define B43_SHM_SH_PSM			0x05F4	/* PSM transmitter address match block (rev < 5) */
226 /* SHM_SHARED WME variables */
227 #define B43_SHM_SH_EDCFSTAT		0x000E	/* EDCF status */
228 #define B43_SHM_SH_TXFCUR		0x0030	/* TXF current index */
229 #define B43_SHM_SH_EDCFQ		0x0240	/* EDCF Q info */
230 /* SHM_SHARED powersave mode related */
231 #define B43_SHM_SH_SLOTT		0x0010	/* Slot time */
232 #define B43_SHM_SH_DTIMPER		0x0012	/* DTIM period */
233 #define B43_SHM_SH_NOSLPZNATDTIM	0x004C	/* NOSLPZNAT DTIM */
234 /* SHM_SHARED beacon/AP variables */
235 #define B43_SHM_SH_BTL0			0x0018	/* Beacon template length 0 */
236 #define B43_SHM_SH_BTL1			0x001A	/* Beacon template length 1 */
237 #define B43_SHM_SH_BTSFOFF		0x001C	/* Beacon TSF offset */
238 #define B43_SHM_SH_TIMBPOS		0x001E	/* TIM B position in beacon */
239 #define B43_SHM_SH_DTIMP		0x0012	/* DTIP period */
240 #define B43_SHM_SH_MCASTCOOKIE		0x00A8	/* Last bcast/mcast frame ID */
241 #define B43_SHM_SH_SFFBLIM		0x0044	/* Short frame fallback retry limit */
242 #define B43_SHM_SH_LFFBLIM		0x0046	/* Long frame fallback retry limit */
243 #define B43_SHM_SH_BEACPHYCTL		0x0054	/* Beacon PHY TX control word (see PHY TX control) */
244 #define B43_SHM_SH_EXTNPHYCTL		0x00B0	/* Extended bytes for beacon PHY control (N) */
245 /* SHM_SHARED ACK/CTS control */
246 #define B43_SHM_SH_ACKCTSPHYCTL		0x0022	/* ACK/CTS PHY control word (see PHY TX control) */
247 /* SHM_SHARED probe response variables */
248 #define B43_SHM_SH_PRSSID		0x0160	/* Probe Response SSID */
249 #define B43_SHM_SH_PRSSIDLEN		0x0048	/* Probe Response SSID length */
250 #define B43_SHM_SH_PRTLEN		0x004A	/* Probe Response template length */
251 #define B43_SHM_SH_PRMAXTIME		0x0074	/* Probe Response max time */
252 #define B43_SHM_SH_PRPHYCTL		0x0188	/* Probe Response PHY TX control word */
253 /* SHM_SHARED rate tables */
254 #define B43_SHM_SH_OFDMDIRECT		0x01C0	/* Pointer to OFDM direct map */
255 #define B43_SHM_SH_OFDMBASIC		0x01E0	/* Pointer to OFDM basic rate map */
256 #define B43_SHM_SH_CCKDIRECT		0x0200	/* Pointer to CCK direct map */
257 #define B43_SHM_SH_CCKBASIC		0x0220	/* Pointer to CCK basic rate map */
258 /* SHM_SHARED microcode soft registers */
259 #define B43_SHM_SH_UCODEREV		0x0000	/* Microcode revision */
260 #define B43_SHM_SH_UCODEPATCH		0x0002	/* Microcode patchlevel */
261 #define B43_SHM_SH_UCODEDATE		0x0004	/* Microcode date */
262 #define B43_SHM_SH_UCODETIME		0x0006	/* Microcode time */
263 #define B43_SHM_SH_UCODESTAT		0x0040	/* Microcode debug status code */
264 #define  B43_SHM_SH_UCODESTAT_INVALID	0
265 #define  B43_SHM_SH_UCODESTAT_INIT	1
266 #define  B43_SHM_SH_UCODESTAT_ACTIVE	2
267 #define  B43_SHM_SH_UCODESTAT_SUSP	3	/* suspended */
268 #define  B43_SHM_SH_UCODESTAT_SLEEP	4	/* asleep (PS) */
269 #define B43_SHM_SH_MAXBFRAMES		0x0080	/* Maximum number of frames in a burst */
270 #define B43_SHM_SH_SPUWKUP		0x0094	/* pre-wakeup for synth PU in us */
271 #define B43_SHM_SH_PRETBTT		0x0096	/* pre-TBTT in us */
272 /* SHM_SHARED tx iq workarounds */
273 #define B43_SHM_SH_NPHY_TXIQW0		0x0700
274 #define B43_SHM_SH_NPHY_TXIQW1		0x0702
275 #define B43_SHM_SH_NPHY_TXIQW2		0x0704
276 #define B43_SHM_SH_NPHY_TXIQW3		0x0706
277 /* SHM_SHARED tx pwr ctrl */
278 #define B43_SHM_SH_NPHY_TXPWR_INDX0	0x0708
279 #define B43_SHM_SH_NPHY_TXPWR_INDX1	0x070E
280 
281 /* SHM_SCRATCH offsets */
282 #define B43_SHM_SC_MINCONT		0x0003	/* Minimum contention window */
283 #define B43_SHM_SC_MAXCONT		0x0004	/* Maximum contention window */
284 #define B43_SHM_SC_CURCONT		0x0005	/* Current contention window */
285 #define B43_SHM_SC_SRLIMIT		0x0006	/* Short retry count limit */
286 #define B43_SHM_SC_LRLIMIT		0x0007	/* Long retry count limit */
287 #define B43_SHM_SC_DTIMC		0x0008	/* Current DTIM count */
288 #define B43_SHM_SC_BTL0LEN		0x0015	/* Beacon 0 template length */
289 #define B43_SHM_SC_BTL1LEN		0x0016	/* Beacon 1 template length */
290 #define B43_SHM_SC_SCFB			0x0017	/* Short frame transmit count threshold for rate fallback */
291 #define B43_SHM_SC_LCFB			0x0018	/* Long frame transmit count threshold for rate fallback */
292 
293 /* Hardware Radio Enable masks */
294 #define B43_MMIO_RADIO_HWENABLED_HI_MASK (1 << 16)
295 #define B43_MMIO_RADIO_HWENABLED_LO_MASK (1 << 4)
296 
297 /* HostFlags. See b43_hf_read/write() */
298 #define B43_HF_ANTDIVHELP	0x000000000001ULL /* ucode antenna div helper */
299 #define B43_HF_SYMW		0x000000000002ULL /* G-PHY SYM workaround */
300 #define B43_HF_RXPULLW		0x000000000004ULL /* RX pullup workaround */
301 #define B43_HF_CCKBOOST		0x000000000008ULL /* 4dB CCK power boost (exclusive with OFDM boost) */
302 #define B43_HF_BTCOEX		0x000000000010ULL /* Bluetooth coexistance */
303 #define B43_HF_GDCW		0x000000000020ULL /* G-PHY DC canceller filter bw workaround */
304 #define B43_HF_OFDMPABOOST	0x000000000040ULL /* Enable PA gain boost for OFDM */
305 #define B43_HF_ACPR		0x000000000080ULL /* Disable for Japan, channel 14 */
306 #define B43_HF_EDCF		0x000000000100ULL /* on if WME and MAC suspended */
307 #define B43_HF_TSSIRPSMW	0x000000000200ULL /* TSSI reset PSM ucode workaround */
308 #define B43_HF_20IN40IQW	0x000000000200ULL /* 20 in 40 MHz I/Q workaround (rev >= 13 only) */
309 #define B43_HF_DSCRQ		0x000000000400ULL /* Disable slow clock request in ucode */
310 #define B43_HF_ACIW		0x000000000800ULL /* ACI workaround: shift bits by 2 on PHY CRS */
311 #define B43_HF_2060W		0x000000001000ULL /* 2060 radio workaround */
312 #define B43_HF_RADARW		0x000000002000ULL /* Radar workaround */
313 #define B43_HF_USEDEFKEYS	0x000000004000ULL /* Enable use of default keys */
314 #define B43_HF_AFTERBURNER	0x000000008000ULL /* Afterburner enabled */
315 #define B43_HF_BT4PRIOCOEX	0x000000010000ULL /* Bluetooth 4-priority coexistance */
316 #define B43_HF_FWKUP		0x000000020000ULL /* Fast wake-up ucode */
317 #define B43_HF_VCORECALC	0x000000040000ULL /* Force VCO recalculation when powering up synthpu */
318 #define B43_HF_PCISCW		0x000000080000ULL /* PCI slow clock workaround */
319 #define B43_HF_4318TSSI		0x000000200000ULL /* 4318 TSSI */
320 #define B43_HF_FBCMCFIFO	0x000000400000ULL /* Flush bcast/mcast FIFO immediately */
321 #define B43_HF_HWPCTL		0x000000800000ULL /* Enable hardwarre power control */
322 #define B43_HF_BTCOEXALT	0x000001000000ULL /* Bluetooth coexistance in alternate pins */
323 #define B43_HF_TXBTCHECK	0x000002000000ULL /* Bluetooth check during transmission */
324 #define B43_HF_SKCFPUP		0x000004000000ULL /* Skip CFP update */
325 #define B43_HF_N40W		0x000008000000ULL /* N PHY 40 MHz workaround (rev >= 13 only) */
326 #define B43_HF_ANTSEL		0x000020000000ULL /* Antenna selection (for testing antenna div.) */
327 #define B43_HF_BT3COEXT		0x000020000000ULL /* Bluetooth 3-wire coexistence (rev >= 13 only) */
328 #define B43_HF_BTCANT		0x000040000000ULL /* Bluetooth coexistence (antenna mode) (rev >= 13 only) */
329 #define B43_HF_ANTSELEN		0x000100000000ULL /* Antenna selection enabled (rev >= 13 only) */
330 #define B43_HF_ANTSELMODE	0x000200000000ULL /* Antenna selection mode (rev >= 13 only) */
331 #define B43_HF_MLADVW		0x001000000000ULL /* N PHY ML ADV workaround (rev >= 13 only) */
332 #define B43_HF_PR45960W		0x080000000000ULL /* PR 45960 workaround (rev >= 13 only) */
333 
334 /* Firmware capabilities field in SHM (Opensource firmware only) */
335 #define B43_FWCAPA_HWCRYPTO	0x0001
336 #define B43_FWCAPA_QOS		0x0002
337 
338 /* MacFilter offsets. */
339 #define B43_MACFILTER_SELF		0x0000
340 #define B43_MACFILTER_BSSID		0x0003
341 
342 /* PowerControl */
343 #define B43_PCTL_IN			0xB0
344 #define B43_PCTL_OUT			0xB4
345 #define B43_PCTL_OUTENABLE		0xB8
346 #define B43_PCTL_XTAL_POWERUP		0x40
347 #define B43_PCTL_PLL_POWERDOWN		0x80
348 
349 /* PowerControl Clock Modes */
350 #define B43_PCTL_CLK_FAST		0x00
351 #define B43_PCTL_CLK_SLOW		0x01
352 #define B43_PCTL_CLK_DYNAMIC		0x02
353 
354 #define B43_PCTL_FORCE_SLOW		0x0800
355 #define B43_PCTL_FORCE_PLL		0x1000
356 #define B43_PCTL_DYN_XTAL		0x2000
357 
358 /* PHYVersioning */
359 #define B43_PHYTYPE_A			0x00
360 #define B43_PHYTYPE_B			0x01
361 #define B43_PHYTYPE_G			0x02
362 #define B43_PHYTYPE_N			0x04
363 #define B43_PHYTYPE_LP			0x05
364 
365 /* PHYRegisters */
366 #define B43_PHY_ILT_A_CTRL		0x0072
367 #define B43_PHY_ILT_A_DATA1		0x0073
368 #define B43_PHY_ILT_A_DATA2		0x0074
369 #define B43_PHY_G_LO_CONTROL		0x0810
370 #define B43_PHY_ILT_G_CTRL		0x0472
371 #define B43_PHY_ILT_G_DATA1		0x0473
372 #define B43_PHY_ILT_G_DATA2		0x0474
373 #define B43_PHY_A_PCTL			0x007B
374 #define B43_PHY_G_PCTL			0x0029
375 #define B43_PHY_A_CRS			0x0029
376 #define B43_PHY_RADIO_BITFIELD		0x0401
377 #define B43_PHY_G_CRS			0x0429
378 #define B43_PHY_NRSSILT_CTRL		0x0803
379 #define B43_PHY_NRSSILT_DATA		0x0804
380 
381 /* RadioRegisters */
382 #define B43_RADIOCTL_ID			0x01
383 
384 /* MAC Control bitfield */
385 #define B43_MACCTL_ENABLED		0x00000001	/* MAC Enabled */
386 #define B43_MACCTL_PSM_RUN		0x00000002	/* Run Microcode */
387 #define B43_MACCTL_PSM_JMP0		0x00000004	/* Microcode jump to 0 */
388 #define B43_MACCTL_SHM_ENABLED		0x00000100	/* SHM Enabled */
389 #define B43_MACCTL_SHM_UPPER		0x00000200	/* SHM Upper */
390 #define B43_MACCTL_IHR_ENABLED		0x00000400	/* IHR Region Enabled */
391 #define B43_MACCTL_PSM_DBG		0x00002000	/* Microcode debugging enabled */
392 #define B43_MACCTL_GPOUTSMSK		0x0000C000	/* GPOUT Select Mask */
393 #define B43_MACCTL_BE			0x00010000	/* Big Endian mode */
394 #define B43_MACCTL_INFRA		0x00020000	/* Infrastructure mode */
395 #define B43_MACCTL_AP			0x00040000	/* AccessPoint mode */
396 #define B43_MACCTL_RADIOLOCK		0x00080000	/* Radio lock */
397 #define B43_MACCTL_BEACPROMISC		0x00100000	/* Beacon Promiscuous */
398 #define B43_MACCTL_KEEP_BADPLCP		0x00200000	/* Keep frames with bad PLCP */
399 #define B43_MACCTL_KEEP_CTL		0x00400000	/* Keep control frames */
400 #define B43_MACCTL_KEEP_BAD		0x00800000	/* Keep bad frames (FCS) */
401 #define B43_MACCTL_PROMISC		0x01000000	/* Promiscuous mode */
402 #define B43_MACCTL_HWPS			0x02000000	/* Hardware Power Saving */
403 #define B43_MACCTL_AWAKE		0x04000000	/* Device is awake */
404 #define B43_MACCTL_CLOSEDNET		0x08000000	/* Closed net (no SSID bcast) */
405 #define B43_MACCTL_TBTTHOLD		0x10000000	/* TBTT Hold */
406 #define B43_MACCTL_DISCTXSTAT		0x20000000	/* Discard TX status */
407 #define B43_MACCTL_DISCPMQ		0x40000000	/* Discard Power Management Queue */
408 #define B43_MACCTL_GMODE		0x80000000	/* G Mode */
409 
410 /* MAC Command bitfield */
411 #define B43_MACCMD_BEACON0_VALID	0x00000001	/* Beacon 0 in template RAM is busy/valid */
412 #define B43_MACCMD_BEACON1_VALID	0x00000002	/* Beacon 1 in template RAM is busy/valid */
413 #define B43_MACCMD_DFQ_VALID		0x00000004	/* Directed frame queue valid (IBSS PS mode, ATIM) */
414 #define B43_MACCMD_CCA			0x00000008	/* Clear channel assessment */
415 #define B43_MACCMD_BGNOISE		0x00000010	/* Background noise */
416 
417 /* 802.11 core specific TM State Low (SSB_TMSLOW) flags */
418 #define B43_TMSLOW_GMODE		0x20000000	/* G Mode Enable */
419 #define B43_TMSLOW_PHY_BANDWIDTH	0x00C00000	/* PHY band width and clock speed mask (N-PHY only) */
420 #define  B43_TMSLOW_PHY_BANDWIDTH_10MHZ	0x00000000	/* 10 MHz bandwidth, 40 MHz PHY */
421 #define  B43_TMSLOW_PHY_BANDWIDTH_20MHZ	0x00400000	/* 20 MHz bandwidth, 80 MHz PHY */
422 #define  B43_TMSLOW_PHY_BANDWIDTH_40MHZ	0x00800000	/* 40 MHz bandwidth, 160 MHz PHY */
423 #define B43_TMSLOW_PLLREFSEL		0x00200000	/* PLL Frequency Reference Select (rev >= 5) */
424 #define B43_TMSLOW_MACPHYCLKEN		0x00100000	/* MAC PHY Clock Control Enable (rev >= 5) */
425 #define B43_TMSLOW_PHYRESET		0x00080000	/* PHY Reset */
426 #define B43_TMSLOW_PHYCLKEN		0x00040000	/* PHY Clock Enable */
427 
428 /* 802.11 core specific TM State High (SSB_TMSHIGH) flags */
429 #define B43_TMSHIGH_DUALBAND_PHY	0x00080000	/* Dualband PHY available */
430 #define B43_TMSHIGH_FCLOCK		0x00040000	/* Fast Clock Available (rev >= 5) */
431 #define B43_TMSHIGH_HAVE_5GHZ_PHY	0x00020000	/* 5 GHz PHY available (rev >= 5) */
432 #define B43_TMSHIGH_HAVE_2GHZ_PHY	0x00010000	/* 2.4 GHz PHY available (rev >= 5) */
433 
434 /* Generic-Interrupt reasons. */
435 #define B43_IRQ_MAC_SUSPENDED		0x00000001
436 #define B43_IRQ_BEACON			0x00000002
437 #define B43_IRQ_TBTT_INDI		0x00000004
438 #define B43_IRQ_BEACON_TX_OK		0x00000008
439 #define B43_IRQ_BEACON_CANCEL		0x00000010
440 #define B43_IRQ_ATIM_END		0x00000020
441 #define B43_IRQ_PMQ			0x00000040
442 #define B43_IRQ_PIO_WORKAROUND		0x00000100
443 #define B43_IRQ_MAC_TXERR		0x00000200
444 #define B43_IRQ_PHY_TXERR		0x00000800
445 #define B43_IRQ_PMEVENT			0x00001000
446 #define B43_IRQ_TIMER0			0x00002000
447 #define B43_IRQ_TIMER1			0x00004000
448 #define B43_IRQ_DMA			0x00008000
449 #define B43_IRQ_TXFIFO_FLUSH_OK		0x00010000
450 #define B43_IRQ_CCA_MEASURE_OK		0x00020000
451 #define B43_IRQ_NOISESAMPLE_OK		0x00040000
452 #define B43_IRQ_UCODE_DEBUG		0x08000000
453 #define B43_IRQ_RFKILL			0x10000000
454 #define B43_IRQ_TX_OK			0x20000000
455 #define B43_IRQ_PHY_G_CHANGED		0x40000000
456 #define B43_IRQ_TIMEOUT			0x80000000
457 
458 #define B43_IRQ_ALL			0xFFFFFFFF
459 #define B43_IRQ_MASKTEMPLATE		(B43_IRQ_TBTT_INDI | \
460 					 B43_IRQ_ATIM_END | \
461 					 B43_IRQ_PMQ | \
462 					 B43_IRQ_MAC_TXERR | \
463 					 B43_IRQ_PHY_TXERR | \
464 					 B43_IRQ_DMA | \
465 					 B43_IRQ_TXFIFO_FLUSH_OK | \
466 					 B43_IRQ_NOISESAMPLE_OK | \
467 					 B43_IRQ_UCODE_DEBUG | \
468 					 B43_IRQ_RFKILL | \
469 					 B43_IRQ_TX_OK)
470 
471 /* The firmware register to fetch the debug-IRQ reason from. */
472 #define B43_DEBUGIRQ_REASON_REG		63
473 /* Debug-IRQ reasons. */
474 #define B43_DEBUGIRQ_PANIC		0	/* The firmware panic'ed */
475 #define B43_DEBUGIRQ_DUMP_SHM		1	/* Dump shared SHM */
476 #define B43_DEBUGIRQ_DUMP_REGS		2	/* Dump the microcode registers */
477 #define B43_DEBUGIRQ_MARKER		3	/* A "marker" was thrown by the firmware. */
478 #define B43_DEBUGIRQ_ACK		0xFFFF	/* The host writes that to ACK the IRQ */
479 
480 /* The firmware register that contains the "marker" line. */
481 #define B43_MARKER_ID_REG		2
482 #define B43_MARKER_LINE_REG		3
483 
484 /* The firmware register to fetch the panic reason from. */
485 #define B43_FWPANIC_REASON_REG		3
486 /* Firmware panic reason codes */
487 #define B43_FWPANIC_DIE			0 /* Firmware died. Don't auto-restart it. */
488 #define B43_FWPANIC_RESTART		1 /* Firmware died. Schedule a controller reset. */
489 
490 /* The firmware register that contains the watchdog counter. */
491 #define B43_WATCHDOG_REG		1
492 
493 /* Device specific rate values.
494  * The actual values defined here are (rate_in_mbps * 2).
495  * Some code depends on this. Don't change it. */
496 #define B43_CCK_RATE_1MB		0x02
497 #define B43_CCK_RATE_2MB		0x04
498 #define B43_CCK_RATE_5MB		0x0B
499 #define B43_CCK_RATE_11MB		0x16
500 #define B43_OFDM_RATE_6MB		0x0C
501 #define B43_OFDM_RATE_9MB		0x12
502 #define B43_OFDM_RATE_12MB		0x18
503 #define B43_OFDM_RATE_18MB		0x24
504 #define B43_OFDM_RATE_24MB		0x30
505 #define B43_OFDM_RATE_36MB		0x48
506 #define B43_OFDM_RATE_48MB		0x60
507 #define B43_OFDM_RATE_54MB		0x6C
508 /* Convert a b43 rate value to a rate in 100kbps */
509 #define B43_RATE_TO_BASE100KBPS(rate)	(((rate) * 10) / 2)
510 
511 #define B43_DEFAULT_SHORT_RETRY_LIMIT	7
512 #define B43_DEFAULT_LONG_RETRY_LIMIT	4
513 
514 #define B43_PHY_TX_BADNESS_LIMIT	1000
515 
516 /* Max size of a security key */
517 #define B43_SEC_KEYSIZE			16
518 /* Max number of group keys */
519 #define B43_NR_GROUP_KEYS		4
520 /* Max number of pairwise keys */
521 #define B43_NR_PAIRWISE_KEYS		50
522 /* Security algorithms. */
523 enum {
524 	B43_SEC_ALGO_NONE = 0,	/* unencrypted, as of TX header. */
525 	B43_SEC_ALGO_WEP40,
526 	B43_SEC_ALGO_TKIP,
527 	B43_SEC_ALGO_AES,
528 	B43_SEC_ALGO_WEP104,
529 	B43_SEC_ALGO_AES_LEGACY,
530 };
531 
532 struct b43_dmaring;
533 
534 /* The firmware file header */
535 #define B43_FW_TYPE_UCODE	'u'
536 #define B43_FW_TYPE_PCM		'p'
537 #define B43_FW_TYPE_IV		'i'
538 struct b43_fw_header {
539 	/* File type */
540 	u8 type;
541 	/* File format version */
542 	u8 ver;
543 	u8 __padding[2];
544 	/* Size of the data. For ucode and PCM this is in bytes.
545 	 * For IV this is number-of-ivs. */
546 	__be32 size;
547 } __packed;
548 
549 /* Initial Value file format */
550 #define B43_IV_OFFSET_MASK	0x7FFF
551 #define B43_IV_32BIT		0x8000
552 struct b43_iv {
553 	__be16 offset_size;
554 	union {
555 		__be16 d16;
556 		__be32 d32;
557 	} data __packed;
558 } __packed;
559 
560 
561 /* Data structures for DMA transmission, per 80211 core. */
562 struct b43_dma {
563 	struct b43_dmaring *tx_ring_AC_BK; /* Background */
564 	struct b43_dmaring *tx_ring_AC_BE; /* Best Effort */
565 	struct b43_dmaring *tx_ring_AC_VI; /* Video */
566 	struct b43_dmaring *tx_ring_AC_VO; /* Voice */
567 	struct b43_dmaring *tx_ring_mcast; /* Multicast */
568 
569 	struct b43_dmaring *rx_ring;
570 };
571 
572 struct b43_pio_txqueue;
573 struct b43_pio_rxqueue;
574 
575 /* Data structures for PIO transmission, per 80211 core. */
576 struct b43_pio {
577 	struct b43_pio_txqueue *tx_queue_AC_BK; /* Background */
578 	struct b43_pio_txqueue *tx_queue_AC_BE; /* Best Effort */
579 	struct b43_pio_txqueue *tx_queue_AC_VI; /* Video */
580 	struct b43_pio_txqueue *tx_queue_AC_VO; /* Voice */
581 	struct b43_pio_txqueue *tx_queue_mcast; /* Multicast */
582 
583 	struct b43_pio_rxqueue *rx_queue;
584 };
585 
586 /* Context information for a noise calculation (Link Quality). */
587 struct b43_noise_calculation {
588 	bool calculation_running;
589 	u8 nr_samples;
590 	s8 samples[8][4];
591 };
592 
593 struct b43_stats {
594 	u8 link_noise;
595 };
596 
597 struct b43_key {
598 	/* If keyconf is NULL, this key is disabled.
599 	 * keyconf is a cookie. Don't derefenrence it outside of the set_key
600 	 * path, because b43 doesn't own it. */
601 	struct ieee80211_key_conf *keyconf;
602 	u8 algorithm;
603 };
604 
605 /* SHM offsets to the QOS data structures for the 4 different queues. */
606 #define B43_QOS_PARAMS(queue)	(B43_SHM_SH_EDCFQ + \
607 				 (B43_NR_QOSPARAMS * sizeof(u16) * (queue)))
608 #define B43_QOS_BACKGROUND	B43_QOS_PARAMS(0)
609 #define B43_QOS_BESTEFFORT	B43_QOS_PARAMS(1)
610 #define B43_QOS_VIDEO		B43_QOS_PARAMS(2)
611 #define B43_QOS_VOICE		B43_QOS_PARAMS(3)
612 
613 /* QOS parameter hardware data structure offsets. */
614 #define B43_NR_QOSPARAMS	16
615 enum {
616 	B43_QOSPARAM_TXOP = 0,
617 	B43_QOSPARAM_CWMIN,
618 	B43_QOSPARAM_CWMAX,
619 	B43_QOSPARAM_CWCUR,
620 	B43_QOSPARAM_AIFS,
621 	B43_QOSPARAM_BSLOTS,
622 	B43_QOSPARAM_REGGAP,
623 	B43_QOSPARAM_STATUS,
624 };
625 
626 /* QOS parameters for a queue. */
627 struct b43_qos_params {
628 	/* The QOS parameters */
629 	struct ieee80211_tx_queue_params p;
630 };
631 
632 struct b43_wl;
633 
634 /* The type of the firmware file. */
635 enum b43_firmware_file_type {
636 	B43_FWTYPE_PROPRIETARY,
637 	B43_FWTYPE_OPENSOURCE,
638 	B43_NR_FWTYPES,
639 };
640 
641 /* Context data for fetching firmware. */
642 struct b43_request_fw_context {
643 	/* The device we are requesting the fw for. */
644 	struct b43_wldev *dev;
645 	/* The type of firmware to request. */
646 	enum b43_firmware_file_type req_type;
647 	/* Error messages for each firmware type. */
648 	char errors[B43_NR_FWTYPES][128];
649 	/* Temporary buffer for storing the firmware name. */
650 	char fwname[64];
651 	/* A fatal error occurred while requesting. Firmware reqest
652 	 * can not continue, as any other reqest will also fail. */
653 	int fatal_failure;
654 };
655 
656 /* In-memory representation of a cached microcode file. */
657 struct b43_firmware_file {
658 	const char *filename;
659 	const struct firmware *data;
660 	/* Type of the firmware file name. Note that this does only indicate
661 	 * the type by the firmware name. NOT the file contents.
662 	 * If you want to check for proprietary vs opensource, use (struct b43_firmware)->opensource
663 	 * instead! The (struct b43_firmware)->opensource flag is derived from the actual firmware
664 	 * binary code, not just the filename.
665 	 */
666 	enum b43_firmware_file_type type;
667 };
668 
669 /* Pointers to the firmware data and meta information about it. */
670 struct b43_firmware {
671 	/* Microcode */
672 	struct b43_firmware_file ucode;
673 	/* PCM code */
674 	struct b43_firmware_file pcm;
675 	/* Initial MMIO values for the firmware */
676 	struct b43_firmware_file initvals;
677 	/* Initial MMIO values for the firmware, band-specific */
678 	struct b43_firmware_file initvals_band;
679 
680 	/* Firmware revision */
681 	u16 rev;
682 	/* Firmware patchlevel */
683 	u16 patch;
684 
685 	/* Set to true, if we are using an opensource firmware.
686 	 * Use this to check for proprietary vs opensource. */
687 	bool opensource;
688 	/* Set to true, if the core needs a PCM firmware, but
689 	 * we failed to load one. This is always false for
690 	 * core rev > 10, as these don't need PCM firmware. */
691 	bool pcm_request_failed;
692 };
693 
694 /* Device (802.11 core) initialization status. */
695 enum {
696 	B43_STAT_UNINIT = 0,	/* Uninitialized. */
697 	B43_STAT_INITIALIZED = 1,	/* Initialized, but not started, yet. */
698 	B43_STAT_STARTED = 2,	/* Up and running. */
699 };
700 #define b43_status(wldev)		atomic_read(&(wldev)->__init_status)
701 #define b43_set_status(wldev, stat)	do {			\
702 		atomic_set(&(wldev)->__init_status, (stat));	\
703 		smp_wmb();					\
704 					} while (0)
705 
706 /* Data structure for one wireless device (802.11 core) */
707 struct b43_wldev {
708 	struct ssb_device *dev;
709 	struct b43_wl *wl;
710 
711 	/* The device initialization status.
712 	 * Use b43_status() to query. */
713 	atomic_t __init_status;
714 
715 	bool bad_frames_preempt;	/* Use "Bad Frames Preemption" (default off) */
716 	bool dfq_valid;		/* Directed frame queue valid (IBSS PS mode, ATIM) */
717 	bool radio_hw_enable;	/* saved state of radio hardware enabled state */
718 	bool qos_enabled;		/* TRUE, if QoS is used. */
719 	bool hwcrypto_enabled;		/* TRUE, if HW crypto acceleration is enabled. */
720 	bool use_pio;			/* TRUE if next init should use PIO */
721 
722 	/* PHY/Radio device. */
723 	struct b43_phy phy;
724 
725 	union {
726 		/* DMA engines. */
727 		struct b43_dma dma;
728 		/* PIO engines. */
729 		struct b43_pio pio;
730 	};
731 	/* Use b43_using_pio_transfers() to check whether we are using
732 	 * DMA or PIO data transfers. */
733 	bool __using_pio_transfers;
734 
735 	/* Various statistics about the physical device. */
736 	struct b43_stats stats;
737 
738 	/* Reason code of the last interrupt. */
739 	u32 irq_reason;
740 	u32 dma_reason[6];
741 	/* The currently active generic-interrupt mask. */
742 	u32 irq_mask;
743 
744 	/* Link Quality calculation context. */
745 	struct b43_noise_calculation noisecalc;
746 	/* if > 0 MAC is suspended. if == 0 MAC is enabled. */
747 	int mac_suspended;
748 
749 	/* Periodic tasks */
750 	struct delayed_work periodic_work;
751 	unsigned int periodic_state;
752 
753 	struct work_struct restart_work;
754 
755 	/* encryption/decryption */
756 	u16 ktp;		/* Key table pointer */
757 	struct b43_key key[B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS];
758 
759 	/* Firmware data */
760 	struct b43_firmware fw;
761 
762 	/* Devicelist in struct b43_wl (all 802.11 cores) */
763 	struct list_head list;
764 
765 	/* Debugging stuff follows. */
766 #ifdef CONFIG_B43_DEBUG
767 	struct b43_dfsentry *dfsentry;
768 	unsigned int irq_count;
769 	unsigned int irq_bit_count[32];
770 	unsigned int tx_count;
771 	unsigned int rx_count;
772 #endif
773 };
774 
775 /* Data structure for the WLAN parts (802.11 cores) of the b43 chip. */
776 struct b43_wl {
777 	/* Pointer to the active wireless device on this chip */
778 	struct b43_wldev *current_dev;
779 	/* Pointer to the ieee80211 hardware data structure */
780 	struct ieee80211_hw *hw;
781 
782 	/* Global driver mutex. Every operation must run with this mutex locked. */
783 	struct mutex mutex;
784 	/* Hard-IRQ spinlock. This lock protects things used in the hard-IRQ
785 	 * handler, only. This basically is just the IRQ mask register. */
786 	spinlock_t hardirq_lock;
787 
788 	/* The number of queues that were registered with the mac80211 subsystem
789 	 * initially. This is a backup copy of hw->queues in case hw->queues has
790 	 * to be dynamically lowered at runtime (Firmware does not support QoS).
791 	 * hw->queues has to be restored to the original value before unregistering
792 	 * from the mac80211 subsystem. */
793 	u16 mac80211_initially_registered_queues;
794 
795 	/* We can only have one operating interface (802.11 core)
796 	 * at a time. General information about this interface follows.
797 	 */
798 
799 	struct ieee80211_vif *vif;
800 	/* The MAC address of the operating interface. */
801 	u8 mac_addr[ETH_ALEN];
802 	/* Current BSSID */
803 	u8 bssid[ETH_ALEN];
804 	/* Interface type. (NL80211_IFTYPE_XXX) */
805 	int if_type;
806 	/* Is the card operating in AP, STA or IBSS mode? */
807 	bool operating;
808 	/* filter flags */
809 	unsigned int filter_flags;
810 	/* Stats about the wireless interface */
811 	struct ieee80211_low_level_stats ieee_stats;
812 
813 #ifdef CONFIG_B43_HWRNG
814 	struct hwrng rng;
815 	bool rng_initialized;
816 	char rng_name[30 + 1];
817 #endif /* CONFIG_B43_HWRNG */
818 
819 	/* List of all wireless devices on this chip */
820 	struct list_head devlist;
821 	u8 nr_devs;
822 
823 	bool radiotap_enabled;
824 	bool radio_enabled;
825 
826 	/* The beacon we are currently using (AP or IBSS mode). */
827 	struct sk_buff *current_beacon;
828 	bool beacon0_uploaded;
829 	bool beacon1_uploaded;
830 	bool beacon_templates_virgin; /* Never wrote the templates? */
831 	struct work_struct beacon_update_trigger;
832 
833 	/* The current QOS parameters for the 4 queues. */
834 	struct b43_qos_params qos_params[4];
835 
836 	/* Work for adjustment of the transmission power.
837 	 * This is scheduled when we determine that the actual TX output
838 	 * power doesn't match what we want. */
839 	struct work_struct txpower_adjust_work;
840 
841 	/* Packet transmit work */
842 	struct work_struct tx_work;
843 	/* Queue of packets to be transmitted. */
844 	struct sk_buff_head tx_queue;
845 
846 	/* The device LEDs. */
847 	struct b43_leds leds;
848 
849 	/* Kmalloc'ed scratch space for PIO TX/RX. Protected by wl->mutex. */
850 	u8 pio_scratchspace[110] __attribute__((__aligned__(8)));
851 	u8 pio_tailspace[4] __attribute__((__aligned__(8)));
852 };
853 
hw_to_b43_wl(struct ieee80211_hw * hw)854 static inline struct b43_wl *hw_to_b43_wl(struct ieee80211_hw *hw)
855 {
856 	return hw->priv;
857 }
858 
dev_to_b43_wldev(struct device * dev)859 static inline struct b43_wldev *dev_to_b43_wldev(struct device *dev)
860 {
861 	struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
862 	return ssb_get_drvdata(ssb_dev);
863 }
864 
865 /* Is the device operating in a specified mode (NL80211_IFTYPE_XXX). */
b43_is_mode(struct b43_wl * wl,int type)866 static inline int b43_is_mode(struct b43_wl *wl, int type)
867 {
868 	return (wl->operating && wl->if_type == type);
869 }
870 
871 /**
872  * b43_current_band - Returns the currently used band.
873  * Returns one of IEEE80211_BAND_2GHZ and IEEE80211_BAND_5GHZ.
874  */
b43_current_band(struct b43_wl * wl)875 static inline enum ieee80211_band b43_current_band(struct b43_wl *wl)
876 {
877 	return wl->hw->conf.channel->band;
878 }
879 
b43_read16(struct b43_wldev * dev,u16 offset)880 static inline u16 b43_read16(struct b43_wldev *dev, u16 offset)
881 {
882 	return ssb_read16(dev->dev, offset);
883 }
884 
b43_write16(struct b43_wldev * dev,u16 offset,u16 value)885 static inline void b43_write16(struct b43_wldev *dev, u16 offset, u16 value)
886 {
887 	ssb_write16(dev->dev, offset, value);
888 }
889 
b43_read32(struct b43_wldev * dev,u16 offset)890 static inline u32 b43_read32(struct b43_wldev *dev, u16 offset)
891 {
892 	return ssb_read32(dev->dev, offset);
893 }
894 
b43_write32(struct b43_wldev * dev,u16 offset,u32 value)895 static inline void b43_write32(struct b43_wldev *dev, u16 offset, u32 value)
896 {
897 	ssb_write32(dev->dev, offset, value);
898 }
899 
b43_using_pio_transfers(struct b43_wldev * dev)900 static inline bool b43_using_pio_transfers(struct b43_wldev *dev)
901 {
902 	return dev->__using_pio_transfers;
903 }
904 
905 #ifdef CONFIG_B43_FORCE_PIO
906 # define B43_PIO_DEFAULT 1
907 #else
908 # define B43_PIO_DEFAULT 0
909 #endif
910 
911 /* Message printing */
912 void b43info(struct b43_wl *wl, const char *fmt, ...)
913     __attribute__ ((format(printf, 2, 3)));
914 void b43err(struct b43_wl *wl, const char *fmt, ...)
915     __attribute__ ((format(printf, 2, 3)));
916 void b43warn(struct b43_wl *wl, const char *fmt, ...)
917     __attribute__ ((format(printf, 2, 3)));
918 void b43dbg(struct b43_wl *wl, const char *fmt, ...)
919     __attribute__ ((format(printf, 2, 3)));
920 
921 
922 /* A WARN_ON variant that vanishes when b43 debugging is disabled.
923  * This _also_ evaluates the arg with debugging disabled. */
924 #if B43_DEBUG
925 # define B43_WARN_ON(x)	WARN_ON(x)
926 #else
__b43_warn_on_dummy(bool x)927 static inline bool __b43_warn_on_dummy(bool x) { return x; }
928 # define B43_WARN_ON(x)	__b43_warn_on_dummy(unlikely(!!(x)))
929 #endif
930 
931 /* Convert an integer to a Q5.2 value */
932 #define INT_TO_Q52(i)	((i) << 2)
933 /* Convert a Q5.2 value to an integer (precision loss!) */
934 #define Q52_TO_INT(q52)	((q52) >> 2)
935 /* Macros for printing a value in Q5.2 format */
936 #define Q52_FMT		"%u.%u"
937 #define Q52_ARG(q52)	Q52_TO_INT(q52), ((((q52) & 0x3) * 100) / 4)
938 
939 #endif /* B43_H_ */
940