Lines Matching defs:modal_eep_4k_header

388 struct modal_eep_4k_header {  struct
389 __le32 antCtrlChain[AR5416_EEP4K_MAX_CHAINS];
390 __le32 antCtrlCommon;
391 u8 antennaGainCh[AR5416_EEP4K_MAX_CHAINS];
392 u8 switchSettling;
393 u8 txRxAttenCh[AR5416_EEP4K_MAX_CHAINS];
394 u8 rxTxMarginCh[AR5416_EEP4K_MAX_CHAINS];
395 u8 adcDesiredSize;
396 u8 pgaDesiredSize;
397 u8 xlnaGainCh[AR5416_EEP4K_MAX_CHAINS];
398 u8 txEndToXpaOff;
399 u8 txEndToRxOn;
400 u8 txFrameToXpaOn;
401 u8 thresh62;
402 u8 noiseFloorThreshCh[AR5416_EEP4K_MAX_CHAINS];
403 u8 xpdGain;
404 u8 xpd;
405 u8 iqCalICh[AR5416_EEP4K_MAX_CHAINS];
406 u8 iqCalQCh[AR5416_EEP4K_MAX_CHAINS];
407 u8 pdGainOverlap;
409 u8 ob_1:4, ob_0:4;
410 u8 db1_1:4, db1_0:4;
412 u8 ob_0:4, ob_1:4;
413 u8 db1_0:4, db1_1:4;
415 u8 xpaBiasLvl;
416 u8 txFrameToDataStart;
417 u8 txFrameToPaOn;
418 u8 ht40PowerIncForPdadc;
419 u8 bswAtten[AR5416_EEP4K_MAX_CHAINS];
420 u8 bswMargin[AR5416_EEP4K_MAX_CHAINS];
421 u8 swSettleHt40;
422 u8 xatten2Db[AR5416_EEP4K_MAX_CHAINS];
423 u8 xatten2Margin[AR5416_EEP4K_MAX_CHAINS];
425 u8 db2_1:4, db2_0:4;
427 u8 db2_0:4, db2_1:4;
429 u8 version;
431 u8 ob_3:4, ob_2:4;
432 u8 antdiv_ctl1:4, ob_4:4;
433 u8 db1_3:4, db1_2:4;
434 u8 antdiv_ctl2:4, db1_4:4;
435 u8 db2_2:4, db2_3:4;
436 u8 reserved:4, db2_4:4;
438 u8 ob_2:4, ob_3:4;
439 u8 ob_4:4, antdiv_ctl1:4;
440 u8 db1_2:4, db1_3:4;
441 u8 db1_4:4, antdiv_ctl2:4;
442 u8 db2_2:4, db2_3:4;
443 u8 db2_4:4, reserved:4;
445 u8 tx_diversity;
446 u8 flc_pwr_thresh;
447 u8 bb_scale_smrt_antenna;
449 u8 futureModal[1];
450 struct spur_chan spurChans[AR_EEPROM_MODAL_SPURS];