Lines Matching refs:qib_read_kreg32
351 static inline u32 qib_read_kreg32(const struct qib_devdata *dd, in qib_read_kreg32() function
717 qib_read_kreg32(dd, kr_scratch); in qib_6120_clear_freeze()
787 ctrl = qib_read_kreg32(dd, kr_control); in qib_handle_6120_hwerrors()
1539 gpiostatus = qib_read_kreg32(dd, kr_gpio_status); in unlikely_6120_intr()
1564 const u32 mask = qib_read_kreg32(dd, kr_gpio_mask); in unlikely_6120_intr()
1601 istat = qib_read_kreg32(dd, kr_intstatus); in qib_6120intr()
2034 dd->ctxtcnt = qib_read_kreg32(dd, kr_portcnt); in qib_6120_config_ctxts()
2260 v = qib_read_kreg32(dd, kr_scratch); in sendctrl_6120_mod()
2262 v = qib_read_kreg32(dd, kr_scratch); in sendctrl_6120_mod()
2264 qib_read_kreg32(dd, kr_scratch); in sendctrl_6120_mod()
2590 ctrl = qib_read_kreg32(dd, kr_control); in qib_chk_6120_errormask()
2671 qib_read_kreg32(dd, kr_scratch); in qib_6120_xgxs_reset()
3076 dd->uregbase = qib_read_kreg32(dd, kr_userregbase); in get_6120_chip_params()
3078 dd->rcvtidcnt = qib_read_kreg32(dd, kr_rcvtidcnt); in get_6120_chip_params()
3079 dd->rcvtidbase = qib_read_kreg32(dd, kr_rcvtidbase); in get_6120_chip_params()
3080 dd->rcvegrbase = qib_read_kreg32(dd, kr_rcvegrbase); in get_6120_chip_params()
3081 dd->palign = qib_read_kreg32(dd, kr_palign); in get_6120_chip_params()
3085 dd->rcvhdrcnt = qib_read_kreg32(dd, kr_rcvegrcnt); in get_6120_chip_params()
3130 cregbase = qib_read_kreg32(dd, kr_counterregbase); in set_6120_baseaddrs()
3247 dd->ureg_align = qib_read_kreg32(dd, kr_palign); in init_6120_variables()