Lines Matching refs:uint32_t

120 static inline uint32_t MDP4_VERSION_MINOR(uint32_t val)  in MDP4_VERSION_MINOR()
126 static inline uint32_t MDP4_VERSION_MAJOR(uint32_t val) in MDP4_VERSION_MAJOR()
148 static inline uint32_t MDP4_DISP_INTF_SEL_PRIM(enum mdp4_intf val) in MDP4_DISP_INTF_SEL_PRIM()
154 static inline uint32_t MDP4_DISP_INTF_SEL_SEC(enum mdp4_intf val) in MDP4_DISP_INTF_SEL_SEC()
160 static inline uint32_t MDP4_DISP_INTF_SEL_EXT(enum mdp4_intf val) in MDP4_DISP_INTF_SEL_EXT()
190 static inline uint32_t MDP4_LAYERMIXER2_IN_CFG_PIPE0(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER2_IN_CFG_PIPE0()
197 static inline uint32_t MDP4_LAYERMIXER2_IN_CFG_PIPE1(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER2_IN_CFG_PIPE1()
204 static inline uint32_t MDP4_LAYERMIXER2_IN_CFG_PIPE2(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER2_IN_CFG_PIPE2()
211 static inline uint32_t MDP4_LAYERMIXER2_IN_CFG_PIPE3(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER2_IN_CFG_PIPE3()
218 static inline uint32_t MDP4_LAYERMIXER2_IN_CFG_PIPE4(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER2_IN_CFG_PIPE4()
225 static inline uint32_t MDP4_LAYERMIXER2_IN_CFG_PIPE5(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER2_IN_CFG_PIPE5()
232 static inline uint32_t MDP4_LAYERMIXER2_IN_CFG_PIPE6(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER2_IN_CFG_PIPE6()
239 static inline uint32_t MDP4_LAYERMIXER2_IN_CFG_PIPE7(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER2_IN_CFG_PIPE7()
250 static inline uint32_t MDP4_LAYERMIXER_IN_CFG_PIPE0(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER_IN_CFG_PIPE0()
257 static inline uint32_t MDP4_LAYERMIXER_IN_CFG_PIPE1(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER_IN_CFG_PIPE1()
264 static inline uint32_t MDP4_LAYERMIXER_IN_CFG_PIPE2(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER_IN_CFG_PIPE2()
271 static inline uint32_t MDP4_LAYERMIXER_IN_CFG_PIPE3(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER_IN_CFG_PIPE3()
278 static inline uint32_t MDP4_LAYERMIXER_IN_CFG_PIPE4(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER_IN_CFG_PIPE4()
285 static inline uint32_t MDP4_LAYERMIXER_IN_CFG_PIPE5(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER_IN_CFG_PIPE5()
292 static inline uint32_t MDP4_LAYERMIXER_IN_CFG_PIPE6(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER_IN_CFG_PIPE6()
299 static inline uint32_t MDP4_LAYERMIXER_IN_CFG_PIPE7(enum mdp_mixer_stage_id val) in MDP4_LAYERMIXER_IN_CFG_PIPE7()
317 static inline uint32_t __offset_OVLP(uint32_t idx) in __offset_OVLP()
326 static inline uint32_t REG_MDP4_OVLP(uint32_t i0) { return 0x00000000 + __offset_OVLP(i0); } in REG_MDP4_OVLP()
328 static inline uint32_t REG_MDP4_OVLP_CFG(uint32_t i0) { return 0x00000004 + __offset_OVLP(i0); } in REG_MDP4_OVLP_CFG()
330 static inline uint32_t REG_MDP4_OVLP_SIZE(uint32_t i0) { return 0x00000008 + __offset_OVLP(i0); } in REG_MDP4_OVLP_SIZE()
333 static inline uint32_t MDP4_OVLP_SIZE_HEIGHT(uint32_t val) in MDP4_OVLP_SIZE_HEIGHT()
339 static inline uint32_t MDP4_OVLP_SIZE_WIDTH(uint32_t val) in MDP4_OVLP_SIZE_WIDTH()
344 static inline uint32_t REG_MDP4_OVLP_BASE(uint32_t i0) { return 0x0000000c + __offset_OVLP(i0); } in REG_MDP4_OVLP_BASE()
346 static inline uint32_t REG_MDP4_OVLP_STRIDE(uint32_t i0) { return 0x00000010 + __offset_OVLP(i0); } in REG_MDP4_OVLP_STRIDE()
348 static inline uint32_t REG_MDP4_OVLP_OPMODE(uint32_t i0) { return 0x00000014 + __offset_OVLP(i0); } in REG_MDP4_OVLP_OPMODE()
350 static inline uint32_t __offset_STAGE(uint32_t idx) in __offset_STAGE()
360 static inline uint32_t REG_MDP4_OVLP_STAGE(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset… in REG_MDP4_OVLP_STAGE()
362 static inline uint32_t REG_MDP4_OVLP_STAGE_OP(uint32_t i0, uint32_t i1) { return 0x00000000 + __off… in REG_MDP4_OVLP_STAGE_OP()
365 static inline uint32_t MDP4_OVLP_STAGE_OP_FG_ALPHA(enum mdp_alpha_type val) in MDP4_OVLP_STAGE_OP_FG_ALPHA()
373 static inline uint32_t MDP4_OVLP_STAGE_OP_BG_ALPHA(enum mdp_alpha_type val) in MDP4_OVLP_STAGE_OP_BG_ALPHA()
382 static inline uint32_t REG_MDP4_OVLP_STAGE_FG_ALPHA(uint32_t i0, uint32_t i1) { return 0x00000004 +… in REG_MDP4_OVLP_STAGE_FG_ALPHA()
384 static inline uint32_t REG_MDP4_OVLP_STAGE_BG_ALPHA(uint32_t i0, uint32_t i1) { return 0x00000008 +… in REG_MDP4_OVLP_STAGE_BG_ALPHA()
386 static inline uint32_t REG_MDP4_OVLP_STAGE_TRANSP_LOW0(uint32_t i0, uint32_t i1) { return 0x0000000… in REG_MDP4_OVLP_STAGE_TRANSP_LOW0()
388 static inline uint32_t REG_MDP4_OVLP_STAGE_TRANSP_LOW1(uint32_t i0, uint32_t i1) { return 0x0000001… in REG_MDP4_OVLP_STAGE_TRANSP_LOW1()
390 static inline uint32_t REG_MDP4_OVLP_STAGE_TRANSP_HIGH0(uint32_t i0, uint32_t i1) { return 0x000000… in REG_MDP4_OVLP_STAGE_TRANSP_HIGH0()
392 static inline uint32_t REG_MDP4_OVLP_STAGE_TRANSP_HIGH1(uint32_t i0, uint32_t i1) { return 0x000000… in REG_MDP4_OVLP_STAGE_TRANSP_HIGH1()
394 static inline uint32_t __offset_STAGE_CO3(uint32_t idx) in __offset_STAGE_CO3()
404 static inline uint32_t REG_MDP4_OVLP_STAGE_CO3(uint32_t i0, uint32_t i1) { return 0x00000000 + __of… in REG_MDP4_OVLP_STAGE_CO3()
406 static inline uint32_t REG_MDP4_OVLP_STAGE_CO3_SEL(uint32_t i0, uint32_t i1) { return 0x00000000 + … in REG_MDP4_OVLP_STAGE_CO3_SEL()
409 static inline uint32_t REG_MDP4_OVLP_TRANSP_LOW0(uint32_t i0) { return 0x00000180 + __offset_OVLP(i… in REG_MDP4_OVLP_TRANSP_LOW0()
411 static inline uint32_t REG_MDP4_OVLP_TRANSP_LOW1(uint32_t i0) { return 0x00000184 + __offset_OVLP(i… in REG_MDP4_OVLP_TRANSP_LOW1()
413 static inline uint32_t REG_MDP4_OVLP_TRANSP_HIGH0(uint32_t i0) { return 0x00000188 + __offset_OVLP(… in REG_MDP4_OVLP_TRANSP_HIGH0()
415 static inline uint32_t REG_MDP4_OVLP_TRANSP_HIGH1(uint32_t i0) { return 0x0000018c + __offset_OVLP(… in REG_MDP4_OVLP_TRANSP_HIGH1()
417 static inline uint32_t REG_MDP4_OVLP_CSC_CONFIG(uint32_t i0) { return 0x00000200 + __offset_OVLP(i0… in REG_MDP4_OVLP_CSC_CONFIG()
419 static inline uint32_t REG_MDP4_OVLP_CSC(uint32_t i0) { return 0x00002000 + __offset_OVLP(i0); } in REG_MDP4_OVLP_CSC()
422 static inline uint32_t REG_MDP4_OVLP_CSC_MV(uint32_t i0, uint32_t i1) { return 0x00002400 + __offse… in REG_MDP4_OVLP_CSC_MV()
424 static inline uint32_t REG_MDP4_OVLP_CSC_MV_VAL(uint32_t i0, uint32_t i1) { return 0x00002400 + __o… in REG_MDP4_OVLP_CSC_MV_VAL()
426 static inline uint32_t REG_MDP4_OVLP_CSC_PRE_BV(uint32_t i0, uint32_t i1) { return 0x00002500 + __o… in REG_MDP4_OVLP_CSC_PRE_BV()
428 static inline uint32_t REG_MDP4_OVLP_CSC_PRE_BV_VAL(uint32_t i0, uint32_t i1) { return 0x00002500 +… in REG_MDP4_OVLP_CSC_PRE_BV_VAL()
430 static inline uint32_t REG_MDP4_OVLP_CSC_POST_BV(uint32_t i0, uint32_t i1) { return 0x00002580 + __… in REG_MDP4_OVLP_CSC_POST_BV()
432 static inline uint32_t REG_MDP4_OVLP_CSC_POST_BV_VAL(uint32_t i0, uint32_t i1) { return 0x00002580 … in REG_MDP4_OVLP_CSC_POST_BV_VAL()
434 static inline uint32_t REG_MDP4_OVLP_CSC_PRE_LV(uint32_t i0, uint32_t i1) { return 0x00002600 + __o… in REG_MDP4_OVLP_CSC_PRE_LV()
436 static inline uint32_t REG_MDP4_OVLP_CSC_PRE_LV_VAL(uint32_t i0, uint32_t i1) { return 0x00002600 +… in REG_MDP4_OVLP_CSC_PRE_LV_VAL()
438 static inline uint32_t REG_MDP4_OVLP_CSC_POST_LV(uint32_t i0, uint32_t i1) { return 0x00002680 + __… in REG_MDP4_OVLP_CSC_POST_LV()
440 static inline uint32_t REG_MDP4_OVLP_CSC_POST_LV_VAL(uint32_t i0, uint32_t i1) { return 0x00002680 … in REG_MDP4_OVLP_CSC_POST_LV_VAL()
444 static inline uint32_t REG_MDP4_LUTN(uint32_t i0) { return 0x00094800 + 0x400*i0; } in REG_MDP4_LUTN()
446 static inline uint32_t REG_MDP4_LUTN_LUT(uint32_t i0, uint32_t i1) { return 0x00094800 + 0x400*i0 +… in REG_MDP4_LUTN_LUT()
448 static inline uint32_t REG_MDP4_LUTN_LUT_VAL(uint32_t i0, uint32_t i1) { return 0x00094800 + 0x400*… in REG_MDP4_LUTN_LUT_VAL()
452 static inline uint32_t REG_MDP4_DMA_E_QUANT(uint32_t i0) { return 0x000b0070 + 0x4*i0; } in REG_MDP4_DMA_E_QUANT()
454 static inline uint32_t __offset_DMA(enum mdp4_dma idx) in __offset_DMA()
463 static inline uint32_t REG_MDP4_DMA(enum mdp4_dma i0) { return 0x00000000 + __offset_DMA(i0); } in REG_MDP4_DMA()
465 static inline uint32_t REG_MDP4_DMA_CONFIG(enum mdp4_dma i0) { return 0x00000000 + __offset_DMA(i0)… in REG_MDP4_DMA_CONFIG()
468 static inline uint32_t MDP4_DMA_CONFIG_G_BPC(enum mdp_bpc val) in MDP4_DMA_CONFIG_G_BPC()
474 static inline uint32_t MDP4_DMA_CONFIG_B_BPC(enum mdp_bpc val) in MDP4_DMA_CONFIG_B_BPC()
480 static inline uint32_t MDP4_DMA_CONFIG_R_BPC(enum mdp_bpc val) in MDP4_DMA_CONFIG_R_BPC()
487 static inline uint32_t MDP4_DMA_CONFIG_PACK(uint32_t val) in MDP4_DMA_CONFIG_PACK()
494 static inline uint32_t REG_MDP4_DMA_SRC_SIZE(enum mdp4_dma i0) { return 0x00000004 + __offset_DMA(i… in REG_MDP4_DMA_SRC_SIZE()
497 static inline uint32_t MDP4_DMA_SRC_SIZE_HEIGHT(uint32_t val) in MDP4_DMA_SRC_SIZE_HEIGHT()
503 static inline uint32_t MDP4_DMA_SRC_SIZE_WIDTH(uint32_t val) in MDP4_DMA_SRC_SIZE_WIDTH()
508 static inline uint32_t REG_MDP4_DMA_SRC_BASE(enum mdp4_dma i0) { return 0x00000008 + __offset_DMA(i… in REG_MDP4_DMA_SRC_BASE()
510 static inline uint32_t REG_MDP4_DMA_SRC_STRIDE(enum mdp4_dma i0) { return 0x0000000c + __offset_DMA… in REG_MDP4_DMA_SRC_STRIDE()
512 static inline uint32_t REG_MDP4_DMA_DST_SIZE(enum mdp4_dma i0) { return 0x00000010 + __offset_DMA(i… in REG_MDP4_DMA_DST_SIZE()
515 static inline uint32_t MDP4_DMA_DST_SIZE_HEIGHT(uint32_t val) in MDP4_DMA_DST_SIZE_HEIGHT()
521 static inline uint32_t MDP4_DMA_DST_SIZE_WIDTH(uint32_t val) in MDP4_DMA_DST_SIZE_WIDTH()
526 static inline uint32_t REG_MDP4_DMA_CURSOR_SIZE(enum mdp4_dma i0) { return 0x00000044 + __offset_DM… in REG_MDP4_DMA_CURSOR_SIZE()
529 static inline uint32_t MDP4_DMA_CURSOR_SIZE_WIDTH(uint32_t val) in MDP4_DMA_CURSOR_SIZE_WIDTH()
535 static inline uint32_t MDP4_DMA_CURSOR_SIZE_HEIGHT(uint32_t val) in MDP4_DMA_CURSOR_SIZE_HEIGHT()
540 static inline uint32_t REG_MDP4_DMA_CURSOR_BASE(enum mdp4_dma i0) { return 0x00000048 + __offset_DM… in REG_MDP4_DMA_CURSOR_BASE()
542 static inline uint32_t REG_MDP4_DMA_CURSOR_POS(enum mdp4_dma i0) { return 0x0000004c + __offset_DMA… in REG_MDP4_DMA_CURSOR_POS()
545 static inline uint32_t MDP4_DMA_CURSOR_POS_X(uint32_t val) in MDP4_DMA_CURSOR_POS_X()
551 static inline uint32_t MDP4_DMA_CURSOR_POS_Y(uint32_t val) in MDP4_DMA_CURSOR_POS_Y()
556 static inline uint32_t REG_MDP4_DMA_CURSOR_BLEND_CONFIG(enum mdp4_dma i0) { return 0x00000060 + __o… in REG_MDP4_DMA_CURSOR_BLEND_CONFIG()
560 static inline uint32_t MDP4_DMA_CURSOR_BLEND_CONFIG_FORMAT(enum mdp4_cursor_format val) in MDP4_DMA_CURSOR_BLEND_CONFIG_FORMAT()
566 static inline uint32_t REG_MDP4_DMA_CURSOR_BLEND_PARAM(enum mdp4_dma i0) { return 0x00000064 + __of… in REG_MDP4_DMA_CURSOR_BLEND_PARAM()
568 static inline uint32_t REG_MDP4_DMA_BLEND_TRANS_LOW(enum mdp4_dma i0) { return 0x00000068 + __offse… in REG_MDP4_DMA_BLEND_TRANS_LOW()
570 static inline uint32_t REG_MDP4_DMA_BLEND_TRANS_HIGH(enum mdp4_dma i0) { return 0x0000006c + __offs… in REG_MDP4_DMA_BLEND_TRANS_HIGH()
572 static inline uint32_t REG_MDP4_DMA_FETCH_CONFIG(enum mdp4_dma i0) { return 0x00001004 + __offset_D… in REG_MDP4_DMA_FETCH_CONFIG()
574 static inline uint32_t REG_MDP4_DMA_CSC(enum mdp4_dma i0) { return 0x00003000 + __offset_DMA(i0); } in REG_MDP4_DMA_CSC()
577 static inline uint32_t REG_MDP4_DMA_CSC_MV(enum mdp4_dma i0, uint32_t i1) { return 0x00003400 + __o… in REG_MDP4_DMA_CSC_MV()
579 static inline uint32_t REG_MDP4_DMA_CSC_MV_VAL(enum mdp4_dma i0, uint32_t i1) { return 0x00003400 +… in REG_MDP4_DMA_CSC_MV_VAL()
581 static inline uint32_t REG_MDP4_DMA_CSC_PRE_BV(enum mdp4_dma i0, uint32_t i1) { return 0x00003500 +… in REG_MDP4_DMA_CSC_PRE_BV()
583 static inline uint32_t REG_MDP4_DMA_CSC_PRE_BV_VAL(enum mdp4_dma i0, uint32_t i1) { return 0x000035… in REG_MDP4_DMA_CSC_PRE_BV_VAL()
585 static inline uint32_t REG_MDP4_DMA_CSC_POST_BV(enum mdp4_dma i0, uint32_t i1) { return 0x00003580 … in REG_MDP4_DMA_CSC_POST_BV()
587 static inline uint32_t REG_MDP4_DMA_CSC_POST_BV_VAL(enum mdp4_dma i0, uint32_t i1) { return 0x00003… in REG_MDP4_DMA_CSC_POST_BV_VAL()
589 static inline uint32_t REG_MDP4_DMA_CSC_PRE_LV(enum mdp4_dma i0, uint32_t i1) { return 0x00003600 +… in REG_MDP4_DMA_CSC_PRE_LV()
591 static inline uint32_t REG_MDP4_DMA_CSC_PRE_LV_VAL(enum mdp4_dma i0, uint32_t i1) { return 0x000036… in REG_MDP4_DMA_CSC_PRE_LV_VAL()
593 static inline uint32_t REG_MDP4_DMA_CSC_POST_LV(enum mdp4_dma i0, uint32_t i1) { return 0x00003680 … in REG_MDP4_DMA_CSC_POST_LV()
595 static inline uint32_t REG_MDP4_DMA_CSC_POST_LV_VAL(enum mdp4_dma i0, uint32_t i1) { return 0x00003… in REG_MDP4_DMA_CSC_POST_LV_VAL()
597 static inline uint32_t REG_MDP4_PIPE(enum mdp4_pipe i0) { return 0x00020000 + 0x10000*i0; } in REG_MDP4_PIPE()
599 static inline uint32_t REG_MDP4_PIPE_SRC_SIZE(enum mdp4_pipe i0) { return 0x00020000 + 0x10000*i0; } in REG_MDP4_PIPE_SRC_SIZE()
602 static inline uint32_t MDP4_PIPE_SRC_SIZE_HEIGHT(uint32_t val) in MDP4_PIPE_SRC_SIZE_HEIGHT()
608 static inline uint32_t MDP4_PIPE_SRC_SIZE_WIDTH(uint32_t val) in MDP4_PIPE_SRC_SIZE_WIDTH()
613 static inline uint32_t REG_MDP4_PIPE_SRC_XY(enum mdp4_pipe i0) { return 0x00020004 + 0x10000*i0; } in REG_MDP4_PIPE_SRC_XY()
616 static inline uint32_t MDP4_PIPE_SRC_XY_Y(uint32_t val) in MDP4_PIPE_SRC_XY_Y()
622 static inline uint32_t MDP4_PIPE_SRC_XY_X(uint32_t val) in MDP4_PIPE_SRC_XY_X()
627 static inline uint32_t REG_MDP4_PIPE_DST_SIZE(enum mdp4_pipe i0) { return 0x00020008 + 0x10000*i0; } in REG_MDP4_PIPE_DST_SIZE()
630 static inline uint32_t MDP4_PIPE_DST_SIZE_HEIGHT(uint32_t val) in MDP4_PIPE_DST_SIZE_HEIGHT()
636 static inline uint32_t MDP4_PIPE_DST_SIZE_WIDTH(uint32_t val) in MDP4_PIPE_DST_SIZE_WIDTH()
641 static inline uint32_t REG_MDP4_PIPE_DST_XY(enum mdp4_pipe i0) { return 0x0002000c + 0x10000*i0; } in REG_MDP4_PIPE_DST_XY()
644 static inline uint32_t MDP4_PIPE_DST_XY_Y(uint32_t val) in MDP4_PIPE_DST_XY_Y()
650 static inline uint32_t MDP4_PIPE_DST_XY_X(uint32_t val) in MDP4_PIPE_DST_XY_X()
655 static inline uint32_t REG_MDP4_PIPE_SRCP0_BASE(enum mdp4_pipe i0) { return 0x00020010 + 0x10000*i0… in REG_MDP4_PIPE_SRCP0_BASE()
657 static inline uint32_t REG_MDP4_PIPE_SRCP1_BASE(enum mdp4_pipe i0) { return 0x00020014 + 0x10000*i0… in REG_MDP4_PIPE_SRCP1_BASE()
659 static inline uint32_t REG_MDP4_PIPE_SRCP2_BASE(enum mdp4_pipe i0) { return 0x00020018 + 0x10000*i0… in REG_MDP4_PIPE_SRCP2_BASE()
661 static inline uint32_t REG_MDP4_PIPE_SRCP3_BASE(enum mdp4_pipe i0) { return 0x0002001c + 0x10000*i0… in REG_MDP4_PIPE_SRCP3_BASE()
663 static inline uint32_t REG_MDP4_PIPE_SRC_STRIDE_A(enum mdp4_pipe i0) { return 0x00020040 + 0x10000*… in REG_MDP4_PIPE_SRC_STRIDE_A()
666 static inline uint32_t MDP4_PIPE_SRC_STRIDE_A_P0(uint32_t val) in MDP4_PIPE_SRC_STRIDE_A_P0()
672 static inline uint32_t MDP4_PIPE_SRC_STRIDE_A_P1(uint32_t val) in MDP4_PIPE_SRC_STRIDE_A_P1()
677 static inline uint32_t REG_MDP4_PIPE_SRC_STRIDE_B(enum mdp4_pipe i0) { return 0x00020044 + 0x10000*… in REG_MDP4_PIPE_SRC_STRIDE_B()
680 static inline uint32_t MDP4_PIPE_SRC_STRIDE_B_P2(uint32_t val) in MDP4_PIPE_SRC_STRIDE_B_P2()
686 static inline uint32_t MDP4_PIPE_SRC_STRIDE_B_P3(uint32_t val) in MDP4_PIPE_SRC_STRIDE_B_P3()
691 static inline uint32_t REG_MDP4_PIPE_SSTILE_FRAME_SIZE(enum mdp4_pipe i0) { return 0x00020048 + 0x1… in REG_MDP4_PIPE_SSTILE_FRAME_SIZE()
694 static inline uint32_t MDP4_PIPE_SSTILE_FRAME_SIZE_HEIGHT(uint32_t val) in MDP4_PIPE_SSTILE_FRAME_SIZE_HEIGHT()
700 static inline uint32_t MDP4_PIPE_SSTILE_FRAME_SIZE_WIDTH(uint32_t val) in MDP4_PIPE_SSTILE_FRAME_SIZE_WIDTH()
705 static inline uint32_t REG_MDP4_PIPE_SRC_FORMAT(enum mdp4_pipe i0) { return 0x00020050 + 0x10000*i0… in REG_MDP4_PIPE_SRC_FORMAT()
708 static inline uint32_t MDP4_PIPE_SRC_FORMAT_G_BPC(enum mdp_bpc val) in MDP4_PIPE_SRC_FORMAT_G_BPC()
714 static inline uint32_t MDP4_PIPE_SRC_FORMAT_B_BPC(enum mdp_bpc val) in MDP4_PIPE_SRC_FORMAT_B_BPC()
720 static inline uint32_t MDP4_PIPE_SRC_FORMAT_R_BPC(enum mdp_bpc val) in MDP4_PIPE_SRC_FORMAT_R_BPC()
726 static inline uint32_t MDP4_PIPE_SRC_FORMAT_A_BPC(enum mdp_bpc_alpha val) in MDP4_PIPE_SRC_FORMAT_A_BPC()
733 static inline uint32_t MDP4_PIPE_SRC_FORMAT_CPP(uint32_t val) in MDP4_PIPE_SRC_FORMAT_CPP()
740 static inline uint32_t MDP4_PIPE_SRC_FORMAT_UNPACK_COUNT(uint32_t val) in MDP4_PIPE_SRC_FORMAT_UNPACK_COUNT()
748 static inline uint32_t MDP4_PIPE_SRC_FORMAT_FETCH_PLANES(uint32_t val) in MDP4_PIPE_SRC_FORMAT_FETCH_PLANES()
755 static inline uint32_t MDP4_PIPE_SRC_FORMAT_CHROMA_SAMP(enum mdp_chroma_samp_type val) in MDP4_PIPE_SRC_FORMAT_CHROMA_SAMP()
761 static inline uint32_t MDP4_PIPE_SRC_FORMAT_FRAME_FORMAT(enum mdp4_frame_format val) in MDP4_PIPE_SRC_FORMAT_FRAME_FORMAT()
766 static inline uint32_t REG_MDP4_PIPE_SRC_UNPACK(enum mdp4_pipe i0) { return 0x00020054 + 0x10000*i0… in REG_MDP4_PIPE_SRC_UNPACK()
769 static inline uint32_t MDP4_PIPE_SRC_UNPACK_ELEM0(uint32_t val) in MDP4_PIPE_SRC_UNPACK_ELEM0()
775 static inline uint32_t MDP4_PIPE_SRC_UNPACK_ELEM1(uint32_t val) in MDP4_PIPE_SRC_UNPACK_ELEM1()
781 static inline uint32_t MDP4_PIPE_SRC_UNPACK_ELEM2(uint32_t val) in MDP4_PIPE_SRC_UNPACK_ELEM2()
787 static inline uint32_t MDP4_PIPE_SRC_UNPACK_ELEM3(uint32_t val) in MDP4_PIPE_SRC_UNPACK_ELEM3()
792 static inline uint32_t REG_MDP4_PIPE_OP_MODE(enum mdp4_pipe i0) { return 0x00020058 + 0x10000*i0; } in REG_MDP4_PIPE_OP_MODE()
797 static inline uint32_t MDP4_PIPE_OP_MODE_SCALEX_UNIT_SEL(enum mdp4_scale_unit val) in MDP4_PIPE_OP_MODE_SCALEX_UNIT_SEL()
803 static inline uint32_t MDP4_PIPE_OP_MODE_SCALEY_UNIT_SEL(enum mdp4_scale_unit val) in MDP4_PIPE_OP_MODE_SCALEY_UNIT_SEL()
817 static inline uint32_t REG_MDP4_PIPE_PHASEX_STEP(enum mdp4_pipe i0) { return 0x0002005c + 0x10000*i… in REG_MDP4_PIPE_PHASEX_STEP()
819 static inline uint32_t REG_MDP4_PIPE_PHASEY_STEP(enum mdp4_pipe i0) { return 0x00020060 + 0x10000*i… in REG_MDP4_PIPE_PHASEY_STEP()
821 static inline uint32_t REG_MDP4_PIPE_FETCH_CONFIG(enum mdp4_pipe i0) { return 0x00021004 + 0x10000*… in REG_MDP4_PIPE_FETCH_CONFIG()
823 static inline uint32_t REG_MDP4_PIPE_SOLID_COLOR(enum mdp4_pipe i0) { return 0x00021008 + 0x10000*i… in REG_MDP4_PIPE_SOLID_COLOR()
825 static inline uint32_t REG_MDP4_PIPE_CSC(enum mdp4_pipe i0) { return 0x00024000 + 0x10000*i0; } in REG_MDP4_PIPE_CSC()
828 static inline uint32_t REG_MDP4_PIPE_CSC_MV(enum mdp4_pipe i0, uint32_t i1) { return 0x00024400 + 0… in REG_MDP4_PIPE_CSC_MV()
830 static inline uint32_t REG_MDP4_PIPE_CSC_MV_VAL(enum mdp4_pipe i0, uint32_t i1) { return 0x00024400… in REG_MDP4_PIPE_CSC_MV_VAL()
832 static inline uint32_t REG_MDP4_PIPE_CSC_PRE_BV(enum mdp4_pipe i0, uint32_t i1) { return 0x00024500… in REG_MDP4_PIPE_CSC_PRE_BV()
834 static inline uint32_t REG_MDP4_PIPE_CSC_PRE_BV_VAL(enum mdp4_pipe i0, uint32_t i1) { return 0x0002… in REG_MDP4_PIPE_CSC_PRE_BV_VAL()
836 static inline uint32_t REG_MDP4_PIPE_CSC_POST_BV(enum mdp4_pipe i0, uint32_t i1) { return 0x0002458… in REG_MDP4_PIPE_CSC_POST_BV()
838 static inline uint32_t REG_MDP4_PIPE_CSC_POST_BV_VAL(enum mdp4_pipe i0, uint32_t i1) { return 0x000… in REG_MDP4_PIPE_CSC_POST_BV_VAL()
840 static inline uint32_t REG_MDP4_PIPE_CSC_PRE_LV(enum mdp4_pipe i0, uint32_t i1) { return 0x00024600… in REG_MDP4_PIPE_CSC_PRE_LV()
842 static inline uint32_t REG_MDP4_PIPE_CSC_PRE_LV_VAL(enum mdp4_pipe i0, uint32_t i1) { return 0x0002… in REG_MDP4_PIPE_CSC_PRE_LV_VAL()
844 static inline uint32_t REG_MDP4_PIPE_CSC_POST_LV(enum mdp4_pipe i0, uint32_t i1) { return 0x0002468… in REG_MDP4_PIPE_CSC_POST_LV()
846 static inline uint32_t REG_MDP4_PIPE_CSC_POST_LV_VAL(enum mdp4_pipe i0, uint32_t i1) { return 0x000… in REG_MDP4_PIPE_CSC_POST_LV_VAL()
855 static inline uint32_t MDP4_LCDC_HSYNC_CTRL_PULSEW(uint32_t val) in MDP4_LCDC_HSYNC_CTRL_PULSEW()
861 static inline uint32_t MDP4_LCDC_HSYNC_CTRL_PERIOD(uint32_t val) in MDP4_LCDC_HSYNC_CTRL_PERIOD()
873 static inline uint32_t MDP4_LCDC_DISPLAY_HCTRL_START(uint32_t val) in MDP4_LCDC_DISPLAY_HCTRL_START()
879 static inline uint32_t MDP4_LCDC_DISPLAY_HCTRL_END(uint32_t val) in MDP4_LCDC_DISPLAY_HCTRL_END()
891 static inline uint32_t MDP4_LCDC_ACTIVE_HCTL_START(uint32_t val) in MDP4_LCDC_ACTIVE_HCTL_START()
897 static inline uint32_t MDP4_LCDC_ACTIVE_HCTL_END(uint32_t val) in MDP4_LCDC_ACTIVE_HCTL_END()
912 static inline uint32_t MDP4_LCDC_UNDERFLOW_CLR_COLOR(uint32_t val) in MDP4_LCDC_UNDERFLOW_CLR_COLOR()
945 static inline uint32_t REG_MDP4_LCDC_LVDS_MUX_CTL(uint32_t i0) { return 0x000c2014 + 0x8*i0; } in REG_MDP4_LCDC_LVDS_MUX_CTL()
947 static inline uint32_t REG_MDP4_LCDC_LVDS_MUX_CTL_3_TO_0(uint32_t i0) { return 0x000c2014 + 0x8*i0;… in REG_MDP4_LCDC_LVDS_MUX_CTL_3_TO_0()
950 static inline uint32_t MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT0(uint32_t val) in MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT0()
956 static inline uint32_t MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT1(uint32_t val) in MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT1()
962 static inline uint32_t MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT2(uint32_t val) in MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT2()
968 static inline uint32_t MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT3(uint32_t val) in MDP4_LCDC_LVDS_MUX_CTL_3_TO_0_BIT3()
973 static inline uint32_t REG_MDP4_LCDC_LVDS_MUX_CTL_6_TO_4(uint32_t i0) { return 0x000c2018 + 0x8*i0;… in REG_MDP4_LCDC_LVDS_MUX_CTL_6_TO_4()
976 static inline uint32_t MDP4_LCDC_LVDS_MUX_CTL_6_TO_4_BIT4(uint32_t val) in MDP4_LCDC_LVDS_MUX_CTL_6_TO_4_BIT4()
982 static inline uint32_t MDP4_LCDC_LVDS_MUX_CTL_6_TO_4_BIT5(uint32_t val) in MDP4_LCDC_LVDS_MUX_CTL_6_TO_4_BIT5()
988 static inline uint32_t MDP4_LCDC_LVDS_MUX_CTL_6_TO_4_BIT6(uint32_t val) in MDP4_LCDC_LVDS_MUX_CTL_6_TO_4_BIT6()
1029 static inline uint32_t MDP4_DTV_HSYNC_CTRL_PULSEW(uint32_t val) in MDP4_DTV_HSYNC_CTRL_PULSEW()
1035 static inline uint32_t MDP4_DTV_HSYNC_CTRL_PERIOD(uint32_t val) in MDP4_DTV_HSYNC_CTRL_PERIOD()
1047 static inline uint32_t MDP4_DTV_DISPLAY_HCTRL_START(uint32_t val) in MDP4_DTV_DISPLAY_HCTRL_START()
1053 static inline uint32_t MDP4_DTV_DISPLAY_HCTRL_END(uint32_t val) in MDP4_DTV_DISPLAY_HCTRL_END()
1065 static inline uint32_t MDP4_DTV_ACTIVE_HCTL_START(uint32_t val) in MDP4_DTV_ACTIVE_HCTL_START()
1071 static inline uint32_t MDP4_DTV_ACTIVE_HCTL_END(uint32_t val) in MDP4_DTV_ACTIVE_HCTL_END()
1086 static inline uint32_t MDP4_DTV_UNDERFLOW_CLR_COLOR(uint32_t val) in MDP4_DTV_UNDERFLOW_CLR_COLOR()
1108 static inline uint32_t MDP4_DSI_HSYNC_CTRL_PULSEW(uint32_t val) in MDP4_DSI_HSYNC_CTRL_PULSEW()
1114 static inline uint32_t MDP4_DSI_HSYNC_CTRL_PERIOD(uint32_t val) in MDP4_DSI_HSYNC_CTRL_PERIOD()
1126 static inline uint32_t MDP4_DSI_DISPLAY_HCTRL_START(uint32_t val) in MDP4_DSI_DISPLAY_HCTRL_START()
1132 static inline uint32_t MDP4_DSI_DISPLAY_HCTRL_END(uint32_t val) in MDP4_DSI_DISPLAY_HCTRL_END()
1144 static inline uint32_t MDP4_DSI_ACTIVE_HCTL_START(uint32_t val) in MDP4_DSI_ACTIVE_HCTL_START()
1150 static inline uint32_t MDP4_DSI_ACTIVE_HCTL_END(uint32_t val) in MDP4_DSI_ACTIVE_HCTL_END()
1165 static inline uint32_t MDP4_DSI_UNDERFLOW_CLR_COLOR(uint32_t val) in MDP4_DSI_UNDERFLOW_CLR_COLOR()