Lines Matching refs:seconds
36 CKE minimum pulse width (HIGH and LOW pulse width) in pico seconds.
42 SELF REFRESH) in pico seconds.
47 Four-bank activate window in pico seconds.
52 Mode register set command delay in pico seconds.
57 Additional READ-to-READ delay in chip-to-chip cases in pico seconds.
62 Row active time in pico seconds.
67 ACTIVATE-to-ACTIVATE command period in pico seconds.
72 RAS-to-CAS delay in pico seconds.
77 Refresh Cycle time in pico seconds.
82 Row precharge time (all banks) in pico seconds.
87 Row precharge time (single banks) in pico seconds.
92 Active bank A to active bank B in pico seconds.
97 Internal READ to PRECHARGE command delay in pico seconds.
102 Additional WRITE-to-WRITE delay in chip-to-chip cases in pico seconds.
107 WRITE recovery time in pico seconds.
112 Internal WRITE-to-READ command delay in pico seconds.
117 Exit power-down to next valid command delay in pico seconds.
122 SELF REFRESH exit to next valid command delay in pico seconds.