Lines Matching refs:oct
68 int lio_cn6xxx_soft_reset(struct octeon_device *oct);
69 void lio_cn6xxx_enable_error_reporting(struct octeon_device *oct);
70 void lio_cn6xxx_setup_pcie_mps(struct octeon_device *oct,
72 void lio_cn6xxx_setup_pcie_mrrs(struct octeon_device *oct,
74 void lio_cn6xxx_setup_global_input_regs(struct octeon_device *oct);
75 void lio_cn6xxx_setup_global_output_regs(struct octeon_device *oct);
76 void lio_cn6xxx_setup_iq_regs(struct octeon_device *oct, u32 iq_no);
77 void lio_cn6xxx_setup_oq_regs(struct octeon_device *oct, u32 oq_no);
78 int lio_cn6xxx_enable_io_queues(struct octeon_device *oct);
79 void lio_cn6xxx_disable_io_queues(struct octeon_device *oct);
81 void lio_cn6xxx_bar1_idx_setup(struct octeon_device *oct, u64 core_addr,
83 void lio_cn6xxx_bar1_idx_write(struct octeon_device *oct, u32 idx, u32 mask);
84 u32 lio_cn6xxx_bar1_idx_read(struct octeon_device *oct, u32 idx);
87 void lio_cn6xxx_enable_interrupt(struct octeon_device *oct, u8 unused);
88 void lio_cn6xxx_disable_interrupt(struct octeon_device *oct, u8 unused);
89 void cn6xxx_get_pcie_qlmport(struct octeon_device *oct);
90 void lio_cn6xxx_setup_reg_address(struct octeon_device *oct, void *chip,
92 u32 lio_cn6xxx_coprocessor_clock(struct octeon_device *oct);
93 u32 lio_cn6xxx_get_oq_ticks(struct octeon_device *oct, u32 time_intr_in_us);
94 int lio_setup_cn66xx_octeon_device(struct octeon_device *oct);
95 int lio_validate_cn6xxx_config_info(struct octeon_device *oct,