Lines Matching refs:new_ps
6504 struct radeon_ps *new_ps = &requested_ps; in si_dpm_pre_set_power_state() local
6506 ni_update_requested_ps(rdev, new_ps); in si_dpm_pre_set_power_state()
6515 struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps; in si_power_control_set_level() local
6524 ret = si_populate_smc_tdp_limits(rdev, new_ps); in si_power_control_set_level()
6527 ret = si_populate_smc_tdp_limits_2(rdev, new_ps); in si_power_control_set_level()
6542 struct radeon_ps *new_ps = &eg_pi->requested_rps; in si_dpm_set_power_state() local
6557 si_request_link_speed_change_before_state_change(rdev, new_ps, old_ps); in si_dpm_set_power_state()
6558 ni_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps); in si_dpm_set_power_state()
6559 ret = si_enable_power_containment(rdev, new_ps, false); in si_dpm_set_power_state()
6564 ret = si_enable_smc_cac(rdev, new_ps, false); in si_dpm_set_power_state()
6574 ret = si_upload_sw_state(rdev, new_ps); in si_dpm_set_power_state()
6590 ret = si_upload_mc_reg_table(rdev, new_ps); in si_dpm_set_power_state()
6596 ret = si_program_memory_timing_parameters(rdev, new_ps); in si_dpm_set_power_state()
6601 si_set_pcie_lane_width_in_smc(rdev, new_ps, old_ps); in si_dpm_set_power_state()
6613 ni_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps); in si_dpm_set_power_state()
6614 si_set_vce_clock(rdev, new_ps, old_ps); in si_dpm_set_power_state()
6616 si_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps); in si_dpm_set_power_state()
6617 ret = si_set_power_state_conditionally_enable_ulv(rdev, new_ps); in si_dpm_set_power_state()
6622 ret = si_enable_smc_cac(rdev, new_ps, true); in si_dpm_set_power_state()
6627 ret = si_enable_power_containment(rdev, new_ps, true); in si_dpm_set_power_state()
6645 struct radeon_ps *new_ps = &eg_pi->requested_rps; in si_dpm_post_set_power_state() local
6647 ni_update_current_ps(rdev, new_ps); in si_dpm_post_set_power_state()