Lines Matching refs:SRI
45 SRI(CM_GAMUT_REMAP_CONTROL, CM, id),\
46 SRI(CM_GAMUT_REMAP_C11_C12, CM, id),\
47 SRI(CM_GAMUT_REMAP_C13_C14, CM, id),\
48 SRI(CM_GAMUT_REMAP_C21_C22, CM, id),\
49 SRI(CM_GAMUT_REMAP_C23_C24, CM, id),\
50 SRI(CM_GAMUT_REMAP_C31_C32, CM, id),\
51 SRI(CM_GAMUT_REMAP_C33_C34, CM, id),\
52 SRI(DSCL_EXT_OVERSCAN_LEFT_RIGHT, DSCL, id), \
53 SRI(DSCL_EXT_OVERSCAN_TOP_BOTTOM, DSCL, id), \
54 SRI(DSCL_MEM_PWR_STATUS, DSCL, id), \
55 SRI(DSCL_MEM_PWR_CTRL, DSCL, id), \
56 SRI(OTG_H_BLANK, DSCL, id), \
57 SRI(OTG_V_BLANK, DSCL, id), \
58 SRI(SCL_MODE, DSCL, id), \
59 SRI(LB_DATA_FORMAT, DSCL, id), \
60 SRI(LB_MEMORY_CTRL, DSCL, id), \
61 SRI(DSCL_AUTOCAL, DSCL, id), \
62 SRI(SCL_BLACK_OFFSET, DSCL, id), \
63 SRI(SCL_TAP_CONTROL, DSCL, id), \
64 SRI(SCL_COEF_RAM_TAP_SELECT, DSCL, id), \
65 SRI(SCL_COEF_RAM_TAP_DATA, DSCL, id), \
66 SRI(DSCL_2TAP_CONTROL, DSCL, id), \
67 SRI(MPC_SIZE, DSCL, id), \
68 SRI(SCL_HORZ_FILTER_SCALE_RATIO, DSCL, id), \
69 SRI(SCL_VERT_FILTER_SCALE_RATIO, DSCL, id), \
70 SRI(SCL_HORZ_FILTER_SCALE_RATIO_C, DSCL, id), \
71 SRI(SCL_VERT_FILTER_SCALE_RATIO_C, DSCL, id), \
72 SRI(SCL_HORZ_FILTER_INIT, DSCL, id), \
73 SRI(SCL_HORZ_FILTER_INIT_C, DSCL, id), \
74 SRI(SCL_VERT_FILTER_INIT, DSCL, id), \
75 SRI(SCL_VERT_FILTER_INIT_BOT, DSCL, id), \
76 SRI(SCL_VERT_FILTER_INIT_C, DSCL, id), \
77 SRI(SCL_VERT_FILTER_INIT_BOT_C, DSCL, id), \
78 SRI(RECOUT_START, DSCL, id), \
79 SRI(RECOUT_SIZE, DSCL, id), \
80 SRI(CM_ICSC_CONTROL, CM, id), \
81 SRI(CM_ICSC_C11_C12, CM, id), \
82 SRI(CM_ICSC_C33_C34, CM, id), \
83 SRI(CM_DGAM_RAMB_START_CNTL_B, CM, id), \
84 SRI(CM_DGAM_RAMB_START_CNTL_G, CM, id), \
85 SRI(CM_DGAM_RAMB_START_CNTL_R, CM, id), \
86 SRI(CM_DGAM_RAMB_SLOPE_CNTL_B, CM, id), \
87 SRI(CM_DGAM_RAMB_SLOPE_CNTL_G, CM, id), \
88 SRI(CM_DGAM_RAMB_SLOPE_CNTL_R, CM, id), \
89 SRI(CM_DGAM_RAMB_END_CNTL1_B, CM, id), \
90 SRI(CM_DGAM_RAMB_END_CNTL2_B, CM, id), \
91 SRI(CM_DGAM_RAMB_END_CNTL1_G, CM, id), \
92 SRI(CM_DGAM_RAMB_END_CNTL2_G, CM, id), \
93 SRI(CM_DGAM_RAMB_END_CNTL1_R, CM, id), \
94 SRI(CM_DGAM_RAMB_END_CNTL2_R, CM, id), \
95 SRI(CM_DGAM_RAMB_REGION_0_1, CM, id), \
96 SRI(CM_DGAM_RAMB_REGION_14_15, CM, id), \
97 SRI(CM_DGAM_RAMA_START_CNTL_B, CM, id), \
98 SRI(CM_DGAM_RAMA_START_CNTL_G, CM, id), \
99 SRI(CM_DGAM_RAMA_START_CNTL_R, CM, id), \
100 SRI(CM_DGAM_RAMA_SLOPE_CNTL_B, CM, id), \
101 SRI(CM_DGAM_RAMA_SLOPE_CNTL_G, CM, id), \
102 SRI(CM_DGAM_RAMA_SLOPE_CNTL_R, CM, id), \
103 SRI(CM_DGAM_RAMA_END_CNTL1_B, CM, id), \
104 SRI(CM_DGAM_RAMA_END_CNTL2_B, CM, id), \
105 SRI(CM_DGAM_RAMA_END_CNTL1_G, CM, id), \
106 SRI(CM_DGAM_RAMA_END_CNTL2_G, CM, id), \
107 SRI(CM_DGAM_RAMA_END_CNTL1_R, CM, id), \
108 SRI(CM_DGAM_RAMA_END_CNTL2_R, CM, id), \
109 SRI(CM_DGAM_RAMA_REGION_0_1, CM, id), \
110 SRI(CM_DGAM_RAMA_REGION_14_15, CM, id), \
111 SRI(CM_MEM_PWR_CTRL, CM, id), \
112 SRI(CM_DGAM_LUT_WRITE_EN_MASK, CM, id), \
113 SRI(CM_DGAM_LUT_INDEX, CM, id), \
114 SRI(CM_DGAM_LUT_DATA, CM, id), \
115 SRI(CM_CONTROL, CM, id), \
116 SRI(CM_DGAM_CONTROL, CM, id), \
117 SRI(CM_TEST_DEBUG_INDEX, CM, id), \
118 SRI(CM_TEST_DEBUG_DATA, CM, id), \
119 SRI(FORMAT_CONTROL, CNVC_CFG, id), \
120 SRI(CNVC_SURFACE_PIXEL_FORMAT, CNVC_CFG, id), \
121 SRI(CURSOR0_CONTROL, CNVC_CUR, id), \
122 SRI(CURSOR0_COLOR0, CNVC_CUR, id), \
123 SRI(CURSOR0_COLOR1, CNVC_CUR, id), \
124 SRI(CURSOR0_FP_SCALE_BIAS, CNVC_CUR, id), \
125 SRI(DPP_CONTROL, DPP_TOP, id), \
126 SRI(CM_HDR_MULT_COEF, CM, id)
132 SRI(CM_COMA_C11_C12, CM, id),\
133 SRI(CM_COMA_C33_C34, CM, id),\
134 SRI(CM_COMB_C11_C12, CM, id),\
135 SRI(CM_COMB_C33_C34, CM, id),\
136 SRI(CM_OCSC_CONTROL, CM, id), \
137 SRI(CM_OCSC_C11_C12, CM, id), \
138 SRI(CM_OCSC_C33_C34, CM, id), \
139 SRI(CM_BNS_VALUES_R, CM, id), \
140 SRI(CM_BNS_VALUES_G, CM, id), \
141 SRI(CM_BNS_VALUES_B, CM, id), \
142 SRI(CM_MEM_PWR_CTRL, CM, id), \
143 SRI(CM_RGAM_LUT_DATA, CM, id), \
144 SRI(CM_RGAM_LUT_WRITE_EN_MASK, CM, id),\
145 SRI(CM_RGAM_LUT_INDEX, CM, id), \
146 SRI(CM_RGAM_RAMB_START_CNTL_B, CM, id), \
147 SRI(CM_RGAM_RAMB_START_CNTL_G, CM, id), \
148 SRI(CM_RGAM_RAMB_START_CNTL_R, CM, id), \
149 SRI(CM_RGAM_RAMB_SLOPE_CNTL_B, CM, id), \
150 SRI(CM_RGAM_RAMB_SLOPE_CNTL_G, CM, id), \
151 SRI(CM_RGAM_RAMB_SLOPE_CNTL_R, CM, id), \
152 SRI(CM_RGAM_RAMB_END_CNTL1_B, CM, id), \
153 SRI(CM_RGAM_RAMB_END_CNTL2_B, CM, id), \
154 SRI(CM_RGAM_RAMB_END_CNTL1_G, CM, id), \
155 SRI(CM_RGAM_RAMB_END_CNTL2_G, CM, id), \
156 SRI(CM_RGAM_RAMB_END_CNTL1_R, CM, id), \
157 SRI(CM_RGAM_RAMB_END_CNTL2_R, CM, id), \
158 SRI(CM_RGAM_RAMB_REGION_0_1, CM, id), \
159 SRI(CM_RGAM_RAMB_REGION_32_33, CM, id), \
160 SRI(CM_RGAM_RAMA_START_CNTL_B, CM, id), \
161 SRI(CM_RGAM_RAMA_START_CNTL_G, CM, id), \
162 SRI(CM_RGAM_RAMA_START_CNTL_R, CM, id), \
163 SRI(CM_RGAM_RAMA_SLOPE_CNTL_B, CM, id), \
164 SRI(CM_RGAM_RAMA_SLOPE_CNTL_G, CM, id), \
165 SRI(CM_RGAM_RAMA_SLOPE_CNTL_R, CM, id), \
166 SRI(CM_RGAM_RAMA_END_CNTL1_B, CM, id), \
167 SRI(CM_RGAM_RAMA_END_CNTL2_B, CM, id), \
168 SRI(CM_RGAM_RAMA_END_CNTL1_G, CM, id), \
169 SRI(CM_RGAM_RAMA_END_CNTL2_G, CM, id), \
170 SRI(CM_RGAM_RAMA_END_CNTL1_R, CM, id), \
171 SRI(CM_RGAM_RAMA_END_CNTL2_R, CM, id), \
172 SRI(CM_RGAM_RAMA_REGION_0_1, CM, id), \
173 SRI(CM_RGAM_RAMA_REGION_32_33, CM, id), \
174 SRI(CM_RGAM_CONTROL, CM, id), \
175 SRI(CM_IGAM_CONTROL, CM, id), \
176 SRI(CM_IGAM_LUT_RW_CONTROL, CM, id), \
177 SRI(CM_IGAM_LUT_RW_INDEX, CM, id), \
178 SRI(CM_IGAM_LUT_SEQ_COLOR, CM, id), \
179 SRI(CURSOR_CONTROL, CURSOR, id), \
180 SRI(CM_CMOUT_CONTROL, CM, id)