Lines Matching refs:BIT
67 #define FSL_XCVR_EXT_CTRL_CORE_RESET BIT(31)
69 #define FSL_XCVR_EXT_CTRL_RX_CMDC_RESET BIT(30)
70 #define FSL_XCVR_EXT_CTRL_TX_CMDC_RESET BIT(29)
71 #define FSL_XCVR_EXT_CTRL_CMDC_RESET(t) (t ? BIT(29) : BIT(30))
73 #define FSL_XCVR_EXT_CTRL_RX_DPTH_RESET BIT(28)
74 #define FSL_XCVR_EXT_CTRL_TX_DPTH_RESET BIT(27)
75 #define FSL_XCVR_EXT_CTRL_DPTH_RESET(t) (t ? BIT(27) : BIT(28))
77 #define FSL_XCVR_EXT_CTRL_TX_RX_MODE BIT(26)
78 #define FSL_XCVR_EXT_CTRL_DMA_RD_DIS BIT(25)
79 #define FSL_XCVR_EXT_CTRL_DMA_WR_DIS BIT(24)
80 #define FSL_XCVR_EXT_CTRL_DMA_DIS(t) (t ? BIT(24) : BIT(25))
81 #define FSL_XCVR_EXT_CTRL_SPDIF_MODE BIT(23)
82 #define FSL_XCVR_EXT_CTRL_SLEEP_MODE BIT(21)
99 #define FSL_XCVR_EXT_STUS_CM0_SLEEPING BIT(16)
100 #define FSL_XCVR_EXT_STUS_CM0_DEEP_SLP BIT(17)
101 #define FSL_XCVR_EXT_STUS_CM0_SLP_HACK BIT(18)
102 #define FSL_XCVR_EXT_STUS_RX_CMDC_RSTO BIT(23)
103 #define FSL_XCVR_EXT_STUS_TX_CMDC_RSTO BIT(24)
104 #define FSL_XCVR_EXT_STUS_RX_CMDC_COTO BIT(25)
105 #define FSL_XCVR_EXT_STUS_TX_CMDC_COTO BIT(26)
106 #define FSL_XCVR_EXT_STUS_HB_STATUS BIT(27)
107 #define FSL_XCVR_EXT_STUS_NEW_UD4_REC BIT(28)
108 #define FSL_XCVR_EXT_STUS_NEW_UD5_REC BIT(29)
109 #define FSL_XCVR_EXT_STUS_NEW_UD6_REC BIT(30)
110 #define FSL_XCVR_EXT_STUS_HPD_INPUT BIT(31)
112 #define FSL_XCVR_IRQ_NEW_CS BIT(0)
113 #define FSL_XCVR_IRQ_NEW_UD BIT(1)
114 #define FSL_XCVR_IRQ_MUTE BIT(2)
115 #define FSL_XCVR_IRQ_CMDC_RESP_TO BIT(3)
116 #define FSL_XCVR_IRQ_ECC_ERR BIT(4)
117 #define FSL_XCVR_IRQ_PREAMBLE_MISMATCH BIT(5)
118 #define FSL_XCVR_IRQ_FIFO_UOFL_ERR BIT(6)
119 #define FSL_XCVR_IRQ_HOST_WAKEUP BIT(7)
120 #define FSL_XCVR_IRQ_HOST_OHPD BIT(8)
121 #define FSL_XCVR_IRQ_DMAC_NO_DATA_REC BIT(9)
122 #define FSL_XCVR_IRQ_DMAC_FMT_CHG_DET BIT(10)
123 #define FSL_XCVR_IRQ_HB_STATE_CHG BIT(11)
124 #define FSL_XCVR_IRQ_CMDC_STATUS_UPD BIT(12)
125 #define FSL_XCVR_IRQ_TEMP_UPD BIT(13)
126 #define FSL_XCVR_IRQ_DMA_RD_REQ BIT(14)
127 #define FSL_XCVR_IRQ_DMA_WR_REQ BIT(15)
128 #define FSL_XCVR_IRQ_DMAC_BME_BIT_ERR BIT(16)
129 #define FSL_XCVR_IRQ_PREAMBLE_MATCH BIT(17)
130 #define FSL_XCVR_IRQ_M_W_PRE_MISMATCH BIT(18)
131 #define FSL_XCVR_IRQ_B_PRE_MISMATCH BIT(19)
132 #define FSL_XCVR_IRQ_UNEXP_PRE_REC BIT(20)
133 #define FSL_XCVR_IRQ_ARC_MODE BIT(21)
134 #define FSL_XCVR_IRQ_CH_UD_OFLOW BIT(22)
142 #define FSL_XCVR_ISR_CMDC_TX_EN BIT(3)
143 #define FSL_XCVR_ISR_HPD_TGL BIT(15)
144 #define FSL_XCVR_ISR_DMAC_SPARE_INT BIT(19)
145 #define FSL_XCVR_ISR_SET_SPDIF_RX_INT BIT(20)
146 #define FSL_XCVR_ISR_SET_SPDIF_TX_INT BIT(21)
147 #define FSL_XCVR_ISR_SET_SPDIF_MODE(t) (t ? BIT(21) : BIT(20))
148 #define FSL_XCVR_ISR_SET_ARC_CM_INT BIT(22)
149 #define FSL_XCVR_ISR_SET_ARC_SE_INT BIT(23)
152 #define FSL_XCVR_PHY_AI_RESETN BIT(15)
153 #define FSL_XCVR_PHY_AI_TOG_PLL BIT(24)
154 #define FSL_XCVR_PHY_AI_TOG_DONE_PLL BIT(25)
155 #define FSL_XCVR_PHY_AI_TOG_PHY BIT(26)
156 #define FSL_XCVR_PHY_AI_TOG_DONE_PHY BIT(27)
157 #define FSL_XCVR_PHY_AI_RW_MASK BIT(31)
159 #define FSL_XCVR_RX_DPTH_CTRL_PAPB_FIFO_STATUS BIT(0)
160 #define FSL_XCVR_RX_DPTH_CTRL_DIS_PRE_ERR_CHK BIT(1)
161 #define FSL_XCVR_RX_DPTH_CTRL_DIS_NOD_REC_CHK BIT(2)
162 #define FSL_XCVR_RX_DPTH_CTRL_ECC_VUC_BIT_CHK BIT(3)
163 #define FSL_XCVR_RX_DPTH_CTRL_EN_CMP_PAR_CALC BIT(4)
164 #define FSL_XCVR_RX_DPTH_CTRL_RST_PKT_CNT_FIFO BIT(5)
165 #define FSL_XCVR_RX_DPTH_CTRL_STORE_FMT BIT(6)
166 #define FSL_XCVR_RX_DPTH_CTRL_EN_PAR_CALC BIT(7)
167 #define FSL_XCVR_RX_DPTH_CTRL_UDR BIT(8)
168 #define FSL_XCVR_RX_DPTH_CTRL_CSR BIT(9)
169 #define FSL_XCVR_RX_DPTH_CTRL_UDA BIT(10)
170 #define FSL_XCVR_RX_DPTH_CTRL_CSA BIT(11)
171 #define FSL_XCVR_RX_DPTH_CTRL_CLR_RX_FIFO BIT(12)
172 #define FSL_XCVR_RX_DPTH_CTRL_DIS_B_PRE_ERR_CHK BIT(13)
173 #define FSL_XCVR_RX_DPTH_CTRL_PABS BIT(19)
174 #define FSL_XCVR_RX_DPTH_CTRL_DTS_CDS BIT(20)
175 #define FSL_XCVR_RX_DPTH_CTRL_BLKC BIT(21)
176 #define FSL_XCVR_RX_DPTH_CTRL_MUTE_CTRL BIT(22)
177 #define FSL_XCVR_RX_DPTH_CTRL_MUTE_MODE BIT(23)
178 #define FSL_XCVR_RX_DPTH_CTRL_FMT_CHG_CTRL BIT(24)
179 #define FSL_XCVR_RX_DPTH_CTRL_FMT_CHG_MODE BIT(25)
180 #define FSL_XCVR_RX_DPTH_CTRL_LAYB_CTRL BIT(26)
181 #define FSL_XCVR_RX_DPTH_CTRL_LAYB_MODE BIT(27)
182 #define FSL_XCVR_RX_DPTH_CTRL_PRC BIT(28)
183 #define FSL_XCVR_RX_DPTH_CTRL_COMP BIT(29)
186 #define FSL_XCVR_TX_DPTH_CTRL_CS_ACK BIT(0)
187 #define FSL_XCVR_TX_DPTH_CTRL_UD_ACK BIT(1)
188 #define FSL_XCVR_TX_DPTH_CTRL_CS_MOD BIT(2)
189 #define FSL_XCVR_TX_DPTH_CTRL_UD_MOD BIT(3)
190 #define FSL_XCVR_TX_DPTH_CTRL_VLD_MOD BIT(4)
191 #define FSL_XCVR_TX_DPTH_CTRL_FRM_VLD BIT(5)
192 #define FSL_XCVR_TX_DPTH_CTRL_EN_PARITY BIT(6)
193 #define FSL_XCVR_TX_DPTH_CTRL_EN_PREAMBLE BIT(7)
194 #define FSL_XCVR_TX_DPTH_CTRL_EN_ECC_INTER BIT(8)
195 #define FSL_XCVR_TX_DPTH_CTRL_BYPASS_FEM BIT(10)
196 #define FSL_XCVR_TX_DPTH_CTRL_FRM_FMT BIT(11)
197 #define FSL_XCVR_TX_DPTH_CTRL_STRT_DATA_TX BIT(14)
198 #define FSL_XCVR_TX_DPTH_CTRL_ADD_CYC_TX_OE_STR BIT(15)
199 #define FSL_XCVR_TX_DPTH_CTRL_ADD_CYC_TX_OE_END BIT(16)
200 #define FSL_XCVR_TX_DPTH_CTRL_CLK_RATIO BIT(29)
203 #define FSL_XCVR_PHY_AI_CTRL_AI_RESETN BIT(15)
219 #define FSL_XCVR_PLL_BANDGAP_EN_VBG BIT(0)
220 #define FSL_XCVR_PLL_CTRL0_HROFF BIT(13)
221 #define FSL_XCVR_PLL_CTRL0_PWP BIT(14)
222 #define FSL_XCVR_PLL_CTRL0_CM0_EN BIT(24)
223 #define FSL_XCVR_PLL_CTRL0_CM1_EN BIT(25)
224 #define FSL_XCVR_PLL_CTRL0_CM2_EN BIT(26)
227 #define FSL_XCVR_PHY_CTRL_PHY_EN BIT(0)
228 #define FSL_XCVR_PHY_CTRL_RX_CM_EN BIT(1)
229 #define FSL_XCVR_PHY_CTRL_TSDIFF_OE BIT(5)
230 #define FSL_XCVR_PHY_CTRL_SPDIF_EN BIT(8)
231 #define FSL_XCVR_PHY_CTRL_ARC_MODE_SE_EN BIT(9)
232 #define FSL_XCVR_PHY_CTRL_ARC_MODE_CM_EN BIT(10)
234 #define FSL_XCVR_PHY_CTRL_TX_CLK_HDMI_SS BIT(25)
235 #define FSL_XCVR_PHY_CTRL_TX_CLK_AUD_SS BIT(26)
236 #define FSL_XCVR_PHY_CTRL2_EARC_TXMS BIT(14)