Lines Matching refs:performance_level_count

2288 	if (state->performance_level_count == 0)  in si_populate_power_containment_values()
2291 if (smc_state->levelCount != state->performance_level_count) in si_populate_power_containment_values()
2302 for (i = 1; i < state->performance_level_count; i++) { in si_populate_power_containment_values()
2370 if (state->performance_level_count == 0) in si_populate_sq_ramping_values()
2373 if (smc_state->levelCount != state->performance_level_count) in si_populate_sq_ramping_values()
2394 for (i = 0; i < state->performance_level_count; i++) { in si_populate_sq_ramping_values()
3011 for (i = ps->performance_level_count - 2; i >= 0; i--) { in si_apply_state_adjust_rules()
3016 for (i = 0; i < ps->performance_level_count; i++) { in si_apply_state_adjust_rules()
3036 for (i = 0; i < ps->performance_level_count; i++) { in si_apply_state_adjust_rules()
3062 mclk = ps->performance_levels[ps->performance_level_count - 1].mclk; in si_apply_state_adjust_rules()
3063 vddci = ps->performance_levels[ps->performance_level_count - 1].vddci; in si_apply_state_adjust_rules()
3070 sclk = ps->performance_levels[ps->performance_level_count - 1].sclk; in si_apply_state_adjust_rules()
3071 vddc = ps->performance_levels[ps->performance_level_count - 1].vddc; in si_apply_state_adjust_rules()
3092 for (i = 1; i < ps->performance_level_count; i++) { in si_apply_state_adjust_rules()
3096 for (i = 0; i < ps->performance_level_count; i++) { in si_apply_state_adjust_rules()
3101 for (i = 1; i < ps->performance_level_count; i++) { in si_apply_state_adjust_rules()
3111 for (i = 1; i < ps->performance_level_count; i++) { in si_apply_state_adjust_rules()
3115 for (i = 0; i < ps->performance_level_count; i++) { in si_apply_state_adjust_rules()
3120 for (i = 1; i < ps->performance_level_count; i++) { in si_apply_state_adjust_rules()
3128 for (i = 0; i < ps->performance_level_count; i++) in si_apply_state_adjust_rules()
3132 for (i = 0; i < ps->performance_level_count; i++) { in si_apply_state_adjust_rules()
3149 for (i = 0; i < ps->performance_level_count; i++) { in si_apply_state_adjust_rules()
3157 for (i = 0; i < ps->performance_level_count; i++) { in si_apply_state_adjust_rules()
3386 u32 levels = ps->performance_level_count; in si_dpm_force_performance_level()
4307 for (i = 0; i < state->performance_level_count; i++) { in si_do_program_memory_timing_parameters()
4951 for (i = 0; i < ps->performance_level_count - 1; i++) in si_populate_smc_sp()
4954 smc_state->levels[ps->performance_level_count - 1].bSP = in si_populate_smc_sp()
5078 if (state->performance_level_count >= 9) in si_populate_smc_t()
5081 if (state->performance_level_count < 2) { in si_populate_smc_t()
5089 for (i = 0; i <= state->performance_level_count - 2; i++) { in si_populate_smc_t()
5107 high_bsp = (i == state->performance_level_count - 2) ? in si_populate_smc_t()
5182 if (state->performance_level_count > SISLANDS_MAX_HARDWARE_POWERLEVELS) in si_convert_power_state_to_smc()
5185 threshold = state->performance_levels[state->performance_level_count-1].sclk * 100 / 100; in si_convert_power_state_to_smc()
5199 for (i = 0; i < state->performance_level_count; i++) { in si_convert_power_state_to_smc()
5260 new_state->performance_level_count); in si_upload_sw_state()
5624 for (i = 0; i < state->performance_level_count; i++) { in si_convert_mc_reg_table_to_smc()
5686 sizeof(SMC_SIslands_MCRegisterSet) * new_state->performance_level_count, in si_upload_mc_reg_table()
5706 for (i = 0; i < state->performance_level_count; i++) { in si_get_maximum_link_speed()
6724 ps->performance_level_count = index + 1; in si_parse_pplib_clock_info()
7083 if (current_index >= ps->performance_level_count) { in si_dpm_debugfs_print_current_performance_level()
7103 if (current_index >= ps->performance_level_count) { in si_dpm_get_current_sclk()
7121 if (current_index >= ps->performance_level_count) { in si_dpm_get_current_mclk()