Lines Matching refs:bridgereg_t
50 typedef u32 bridgereg_t; typedef
87 bridgereg_t _pad_000058;
88 bridgereg_t b_wid_aux_err; /* 0x00005C */
89 bridgereg_t _pad_000060;
90 bridgereg_t b_wid_resp_upper; /* 0x000064 */
91 bridgereg_t _pad_000068;
92 bridgereg_t b_wid_resp_lower; /* 0x00006C */
93 bridgereg_t _pad_000070;
94 bridgereg_t b_wid_tst_pin_ctrl; /* 0x000074 */
95 bridgereg_t _pad_000078[2];
98 bridgereg_t _pad_000080;
99 bridgereg_t b_dir_map; /* 0x000084 */
100 bridgereg_t _pad_000088[2];
103 bridgereg_t _pad_000090;
104 bridgereg_t b_ram_perr; /* 0x000094 */
105 bridgereg_t _pad_000098[2];
108 bridgereg_t _pad_0000A0;
109 bridgereg_t b_arb; /* 0x0000A4 */
110 bridgereg_t _pad_0000A8[2];
113 bridgereg_t _pad_0000B0;
114 bridgereg_t b_nic; /* 0x0000B4 */
115 bridgereg_t _pad_0000B8[2];
118 bridgereg_t _pad_0000C0;
119 bridgereg_t b_bus_timeout; /* 0x0000C4 */
122 bridgereg_t _pad_0000C8;
123 bridgereg_t b_pci_cfg; /* 0x0000CC */
124 bridgereg_t _pad_0000D0;
125 bridgereg_t b_pci_err_upper; /* 0x0000D4 */
126 bridgereg_t _pad_0000D8;
127 bridgereg_t b_pci_err_lower; /* 0x0000DC */
128 bridgereg_t _pad_0000E0[8];
133 bridgereg_t _pad_000100;
134 bridgereg_t b_int_status; /* 0x000104 */
135 bridgereg_t _pad_000108;
136 bridgereg_t b_int_enable; /* 0x00010C */
137 bridgereg_t _pad_000110;
138 bridgereg_t b_int_rst_stat; /* 0x000114 */
139 bridgereg_t _pad_000118;
140 bridgereg_t b_int_mode; /* 0x00011C */
141 bridgereg_t _pad_000120;
142 bridgereg_t b_int_device; /* 0x000124 */
143 bridgereg_t _pad_000128;
144 bridgereg_t b_int_host_err; /* 0x00012C */
147 bridgereg_t __pad; /* 0x0001{30,,,68} */
148 bridgereg_t addr; /* 0x0001{34,,,6C} */
151 bridgereg_t _pad_000170[36];
155 bridgereg_t __pad; /* 0x0002{00,,,38} */
156 bridgereg_t reg; /* 0x0002{04,,,3C} */
160 bridgereg_t __pad; /* 0x0002{40,,,78} */
161 bridgereg_t reg; /* 0x0002{44,,,7C} */
165 bridgereg_t __pad; /* 0x0002{80,,,88} */
166 bridgereg_t reg; /* 0x0002{84,,,8C} */
171 bridgereg_t _pad_000290;
172 bridgereg_t b_resp_status; /* 0x000294 */
173 bridgereg_t _pad_000298;
174 bridgereg_t b_resp_clear; /* 0x00029C */
176 bridgereg_t _pad_0002A0[24];
184 bridgereg_t _p_pad;
185 bridgereg_t rd; /* read-only */
193 bridgereg_t _p_pad;
194 bridgereg_t rd; /* read-only */